# **High-Pass Sigma-Delta Modulator**

Van Tam Nguyen, Hervé Petit, Patrick Loumeau and Jean-François Naviner

van-tam.nguyen@enst.fr

Electronic and Communications Department Ecole Nationale Superieure des Telecommunications - GET – CNRS/LTCI 46 rue Barrault, 75013 Paris,

http://www.comelec.enst.fr/

#### Abstract

This paper presents a circuit including a high-pass  $\Sigma\Delta$  modulator implemented in CMOS process and a timeinterleaved high-pass  $\Sigma\Delta$  analog to digital converter.

### 1. Introduction

Primarily because of advances in VLSI technologies, ADCs based on oversampling and sigma-delta ( $\Sigma\Delta$ ) modulation have become more and more attractive in applications requiring high resolution. Their popularity derives from their high dynamic, high linearity and their reduced analog processing and relaxed sensitivity to analog circuit errors [1]. The high-pass (HP)  $\Sigma\Delta$  modulator is based on the same principle as the conventional  $\Sigma\Delta$  modulator, i.e. the quantization noise is shaped away from the signal band by a loop filter. The first difference is the position of the signal band, that is now located at  $f_s/2$ , where  $f_s$  is the sampling frequency, compared with a pass-band at dc for the lowpass  $\Sigma\Delta$  modulator. The second is that the HP  $\Sigma\Delta$  modulator has a zero of the noise transfer function (NTF) at  $f_s/2$ . Those differences make the HP  $\Sigma\Delta$  modulator completely immune to low frequency noise [2]. We note also that the band-pass  $\Sigma\Delta$  modulator reduce also low-frequency noise, however the second-order structure band-pass  $\Sigma\Delta$  modulator achieves only the first-order quantization noise shaping, whereas the second-order high-pass  $\Sigma\Delta$  modulator achieves the second-order shaped noise.

The HP  $\Sigma\Delta$  modulator can be used as a standalone modulator using the chopper-stabilized technique well suited to a low frequency small signal application [3]. Furthermore, it is very promising and beneficial in a time-interleaved  $\Sigma\Delta$  converter, provided that the number of channels is even [4]. Finally, HP  $\Sigma\Delta$  modulator is a promising solution for direct radio frequency sampling receiver.

#### 2. Circuit presentation

The circuit presented in this paper includes a second order HP  $\Sigma\Delta$  modulator implemented in CMOS process. More detail is presented in [3]. The block diagram of the modulator is illustrated in Figure 1. The second part of the circuit is a two channel time-interleaved HP  $\Sigma\Delta$  converter [4]. The photomicrograph of the chip is presented on the left side of the Figure 1.



Figure 1: Photomicrograph of the chip on the left and on the right, the block diagram of the second order HP  $\Sigma\Delta$ modulator and the time-interleaved HP  $\Delta\Sigma$  converter.

#### 3. Test setup and measurement results

The device under test is packaged in a 44-pin, J-leaded chip carriers. The test setup is presented in Figure 2. The most important test is the test of functionality of the high-pass modulator before measuring its performance and its advantages in the time-interleaved converter. The supply voltages are generated from the voltage regulator MC33275. Various regulated voltages shown in Figure 2 are generated through terminal adjustable regulators LM317L. The impulse generator makes it possible to have a clock signal for the circuit. The differential input is generated from waveform generator AWG 2021 by granting its two outputs in opposition of phase. The test of a  $\Sigma\Delta$ modulator has to be proceeded in two steps: the static test and the dynamic test. The first test consists of verifying the right operation of bias circuit in assuring the transistors operating in the saturation mode. The expected consumption of a high-pass second-order  $\Sigma\Delta$  modulator is 42 mW. The total power consumption of the chip is 83 mW. The second test is to measure the dynamic performances of the modulator. The output is measured through the logic analyzer HP 16500 B. The resulting data from the logic analyzer is transferred to PC and processed through MATLAB tool. These treatments will allow obtaining the spectrum of the output signal. A MATLAB program calculates the SNDR and SNR of the modulator. The measurement is taken while varying the amplitude of the input signal. This enables us to plot SNDR curves with the presence of the noise and harmonic distortion. Then, with a program developed in MATLAB, we can remove the

harmonics and we have the curve of the SNR as a function of the input signal amplitude. To verify the immunity of the high-pass modulator from low frequency noise, an offset or a low frequency noise source is added to one of the two reference voltages  $V_{+ref}$  or  $V_{-ref}$ , which are the output value of the DAC in the feedback of the modulator.



Figure 2: Test setup

The output of the time-interleaved high-pass converter is measured in the same manner. The output of each modulator is measured through the logic analyzer HP 16500 B. The resulting data is transferred to PC. It will be filtered by an optimal channel filter through a programme in MATLAB and demultiplexed to produce the final output signal. By this way, the performance of the converter is studied. The most important test is the immunity from channel offset. Undesired tones due to channel offset are completely drowned in the quantization noise.



Figure 3: Measured vs. Simulated power spectral density of the HP  $\Sigma\Delta$  modulator output.

Figure 3 shows the power spectral density of HP  $\Sigma\Delta$  modulator output with a 4.9 MHz input signal and a 10 MHz sampling rate. Table 1 summarizes the measured performance of the second-order HP  $\Sigma\Delta$  modulator. This performance is equivalent to that of conventional modulator with the advantage of immunity to low frequency noise.

| Technology         | 0.35 µm CMOS process |
|--------------------|----------------------|
| Sampling Frequency | 10 Mhz               |
| OSR                | 32                   |
| Maximum SNDR       | 53 dB                |
| Dynamique Range    | 59 dB                |
| Size               | 0,9 mm <sup>2</sup>  |
| Consumption power  | 42 mW                |

| Table  | 1:  | Summery               | of  | the  | measured | performance | of | the |
|--------|-----|-----------------------|-----|------|----------|-------------|----|-----|
| second | ore | der HP $\Sigma\Delta$ | mod | dula | tor      |             |    |     |

## 4. Conclusion

This paper illustrates the validation of the HP  $\Sigma\Delta$  modulator concept and presents a second order HP  $\Sigma\Delta$  modulator and its advantage over low-pass  $\Sigma\Delta$  modulator. The high-pass  $\Sigma\Delta$  modulator is a new concept of  $\Sigma\Delta$  modulator with the advantage of immunity to low frequency noise and DC offset. This new kind of  $\Delta\Sigma$  modulator is an interesting and promising solution for applications requiring high resolution and wide bandwidth. The idea in this concept is to use the time-interleaving to widen the conversion bandwidth, the  $\Sigma\Delta$  modulator to have a high resolution and high-pass modulator (instead of low-pass modulator) to minimize the channel mismatch in the parallel architecture. The main objective of this circuit is to demonstrate the high-pass  $\Sigma\Delta$  modulator and its advantage over the conventional  $\Sigma\Delta$  modulator.

The measurement performance of the circuit is very good and in a complete agreement with simulation performance. The second-order high-pass  $\Sigma\Delta$  modulator achieves a 59dB dynamic range with a 32 times oversampling ratio at 10 MHz sampling frequency.

## 5. References

[1] S. R. Norsworthy, and R. Schreier, and G. C. Temes, "Delta-Sigma Data Converters : Theory, Design, and Simulation", *IEEE Press*, 1997.

[2] V. T. Nguyen, "High-Pass  $\Delta\Sigma$  Modulator and its Application to Time-Interleaved  $\Delta\Sigma$  Converter", Ecole Nationale Supérieur des télécommunications, PhD Dissertation, 2004.

[3] V.T. Nguyen, J-F. Naviner and P. Loumeau, "High-Pass DS Modulator : from System Analysis to Circuit Design", pages 5379-5382, *Proc. of ISCAS 2006*.

[4] V.T. Nguyen, J-F. Naviner and P. Loumeau, "A CMOS implementation of time-interleaved high-pass  $\Delta\Sigma$  modulator", pages 5387-5390, *Proc. of ISCAS 2006*.