Floorplan Evaluation with Timing-Driven Global Wireplanning, Pin Assignment, and Buffer/Wire Sizing

Christoph Albrecht, Andrew B. Kahng, Ion Mândoiu, and Alexander Zelikovsky

CSE Department, UCSD, La Jolla, CA 92093-0114
Research Institute for Discrete Mathematics, University of Bonn, Lennéstr. 2, 53113 Bonn, Germany
CS Department, Georgia State University, Atlanta, GA 30303
albrecht@or.uni-bonn.de, {abk, mandoiu} @cs.ucsd.edu, alexz@cs.gsu.edu

Abstract

We describe a new algorithm for floorplan evaluation using timing-driven buffered routing according to a prescribed buffer site map. Specifically, we describe a provably good multi-commodity flow based algorithm that finds a global routing minimizing routing area (wirelength and number of buffers) subject to given constraints on buffer/wire congestion and sink delays. This permits detailed floorplan evaluation, i.e., computing the tradeoff curve between routing area and wire/buffer congestion under any combination of delay and capacity constraints.

Our algorithm (1) enforces maximum source/buffer wireloads; (2) enforces wire and buffer congestion constraints by taking into account routing channel capacities and buffer site locations; (3) enforces individual sink delay constraints; (4) performs buffer/wire sizing and layer assignment; and (5) integrates pin assignment with virtually no increase in runtime. Preliminary experiments show that near-optimal results are obtained with a practical runtime.

1. Introduction

Early planning of buffer and wiring resources is a critical aspect of every modern high-performance VLSI implementation methodology. Today, such planning is needed to evaluate the quality of RT-level partitioning and soft (pre-synthesis) block placement/shaping, system-level timing constraints, and pin definition and buffered routing of global interconnects.

The requirements for global wire planning as an adjunct to floorplan definition have not changed very much from those set out in pioneering works as BBL [6] and BEAR [10]: the floorplan definition must be aware of congestion, wirelength, timing, etc. Similarly, the need for simultaneous pin assignment and global routing has not changed since, e.g., [7]. It is well-understood that today’s context for floorplan definition and global wire planning has evolved: (1) channel-less multilayer area routing has replaced channel/switchbox routing; (2) interconnect delays are more balanced with (appropriately sized) gate delays, and no longer dominated by gate delays; (3) layer RC constants vary by factors of up to 100×, so that layer assignment must be planned; (4) global interconnects are buffered; and (5) floorplanning is at the RT-level (instead of physical floorplanning) with soft blocks having uncertain area/delay envelopes. At the same time, the underlying problem formulations and algorithmic technologies have separately advanced in at least three important ways:

- The buffer block methodology, along with the associated planning problem (i.e., solving for locations and capacities of buffer blocks), was proposed by Cong et al. [9] and further elucidated by Tang and Wong [18]. While the buffer block methodology has indeed been used throughout the late 1990s in hierarchical structured/custom (high-end microprocessor) methodologies, it may be less relevant to flat or ASIC-like regimes due to issues of separate power distribution, congestion, etc. To alleviate congestion problems associated with the use of buffer blocks, the DAC’2001 work of Alpert et al. [3] proposed a buffer site methodology which more uniformly distributes buffers across the chip “wherever possible”.
- The increased impact of interconnects on system performance in deep-submicron technologies has led to a large literature on performance-driven optimizations for individual global nets. Such optimizations include buffer insertion and sizing, wire sizing, and topology synthesis, as comprehensively surveyed in [8]. We note that for the purposes of buffered global wire planning, it is likely suf-
ficient that the tool be able to exploit the availability of multiple buffer types, multiple wire widths, and multiple layer assignments.

- A literature on provably good global routing has been developed based on the primal-dual framework, starting with “column-generating” analogies in [4, 5], then continuing with the work of Albrecht [1] exploiting recent fast approximations for multi-commodity flows [15, 14]. The work of Dragan et al. [11, 12, 13] has even more recently applied such provable approximations to the problem of global routing with a prescribed buffer block plan, taking into account signal parity, delay upper/lower bounds, and other practical considerations.

Our ongoing work seeks to combine the above separate threads of the recent literature into a coherent approach to floorplan definition, global route planning, and pin assignment. In some sense, we hope to regain the “holistic” perspective of the earliest works cited above, e.g., BBL/BEAR. Eventually, we seek to overcome the individual limitations of various “component” technologies: (1) single-net performance optimizations should adapt to the congestion-aware global routing context; (2) the buffer block framework should adapt to the more continuous buffer site framework; (3) both congestion and timing should be addressed simultaneously (e.g., the work of Cong et al. [9] addresses timing but not congestion; the work of Alpert et al. [3] addresses congestion but not timing); (4) pin assignment (which is especially important in soft block planning) as well as buffer insertion/sizing, wire sizing, and layer assignment degrees of freedom should be exploited; and (5) bounds on performance ratio should be maintained as in “provably good” methods. In this paper, we present our initial efforts toward this end. Our contribution is summarized as follows.

- We describe a new algorithm for floorplan evaluation using timing-driven buffered routing according to a prescribed buffer site map. Specifically, we describe a provably good multi-commodity flow based algorithm that finds a global routing minimizing routing area (wire-length and number of buffers) subject to given constraints on buffer/wire congestion and sink delays. Following Alpert et al. [3], we use a 2-dimensional tile graph to capture the wire and buffer congestion of a given floorplan. The tile size depends on the desired tradeoff between estimation accuracy and runtime.

- Our implementation permits detailed floorplan evaluation in that it enables computing the tradeoff curve between routing area and wire/buffer congestion under any combination of delay and capacity constraints.

- Like the allocation heuristic in [3], our algorithm enforces maximum source(buffer) wireloads and controls congestion by taking into account routing channel capacities and buffer site locations. At the same time, like the buffer-block planning algorithm in [9], our algorithm takes into account individual sink delay constraints.

- Simultaneously, our algorithm performs buffer and wire sizing by taking into account given libraries of buffer types and wire widths, and integrates layer and pin assignment (the latter with virtually no increase in runtime). Soft pin locations are modeled as multiple sites (grid locations), and are enabling to solution quality.

The paper is organized as follows. In Section 2 we formalize the floorplan evaluation problem for 2-pin nets. In Section 3 we reformulate the problem as a minimum cost integer multi-commodity flow problem (with capacities on sets of edges), give an efficient algorithm for finding near-optimal solutions to the fractional relaxation, and show how to convert fractional solutions to near-optimal routings by randomized rounding. In Section 4 we give the modifications needed to enforce sink delay constraints and take into account simultaneous buffer and wire sizing and/or layer assignment. We discuss handling of multi-pin nets in Section 5 and conclude the paper with experimental results comparing our algorithm with the allocation heuristic in [3].

2. Problem formulation

For a given floorplan and tile size, we construct a vertex-edge-weighted graph $G = (V,E,b,w)$, where

- $V$ is the set of tiles;
- $E$ contains an edge between any two adjacent tiles;
- For each tile $v \in V$, the buffer capacity $b(v)$ is the number of buffer sites located in $v$; and
- For each edge $e = (u,v) \in E$, the wire capacity $w(e)$ is the number of routing channels available between tiles $u$ and $v$.

To simplify the presentation, in this and the following two sections we will assume that all nets have 2 pins; multi-pin nets are considered in Section 5. We denote by $\mathcal{N} = \{N_1, N_2, \ldots, N_k\}$ the given netlist, where each net $N_i$ is specified by the sets of tiles, $S_i \subseteq V$ and $T_i \subseteq V$, to which the source, respectively the sink of $N_i$ can be assigned.

We consider first the case when a single buffer and wire width are available, and only buffer wireload constraints must be satisfied. In this case we seek for each net $N_i$ a path $P_i$ buffered using the available buffer sites and connecting a vertex from $S_i$ to a vertex from $T_i$ (see Figure 1) such that the source vertex and the buffers drive each at most $U$ units of wire, where $U$ is a given upper-bound (the example in Figure 1 has $U = 5$). Formally, a feasible buffered routing for net $N_i$ is a path $P_i = (v_0, v_1, \ldots, v_{i-1})$ in $G$ together with a set of buffers $B_i \subseteq \{v_0, \ldots, v_{i-1}\}$ such that:

- $v_0 \in S_i$ and $v_{i-1} \in T_i$;
- $w(v_{i-1}, v_i) \geq 1$ for every $i = 1, \ldots, I_i$;
- $b(v_i) \geq 1$ for every $v_i \in B_i$; and
The length along $P_i$ between $v_0$ and the first buffer in $B_i$, between consecutive buffers, and between the last buffer and $v_i$, are all at most $U$.

We will denote by $R_i$ the set of all feasible routings $(P_i, B_i)$ for net $N_i$. Given buffered routings $(P_i, B_i) \in R_i$ for each net $N_i$, the relative buffer congestion is

$$\mu = \max_{v \in V} \frac{|\{i : v \in B_i\}|}{b(v)}$$

and the relative wire congestion is

$$\nu = \max_{e \in E} \frac{|\{i : e \in P_i\}|}{w(e)}$$

The buffered paths $(P_i, B_i)$, $i = 1, \ldots, k$, are simultaneously routable iff both $\mu \leq 1$ and $\nu \leq 1$. To leave resources available for subsequent optimization of critical nets and ECO routing, we will generally seek simultaneous buffered routings with buffer and wire congestion bounded away from 1. Using the total wire and buffer area as measure of floorplan quality we get:

**Floorplan Evaluation Problem (FEP)**

**Given:**
- Grid-graph $G = (V, E, b, w)$, with buffer capacities $b(v)$ and wire capacities $w(e)$;
- Set $N = \{N_1, \ldots, N_k\}$ of 2-pin nets with unassigned source and sink pins $S_i, T_i \subseteq V$; and
- Wireload, buffer congestion, and wire congestion upper-bounds $U > 0$, $\mu_0 \leq 1$, and $\nu_0 \leq 1$.

**Find:** feasible buffered routings $(P_i, B_i) \in R_i$ for each net $N_i$ with relative buffer congestion $\mu \leq \mu_0$ and relative wire congestion $\nu \leq \nu_0$, minimizing the total wire and buffer area, i.e., $\alpha \sum_{i=1}^{k} |B_i| + \beta \sum_{i=1}^{k} |P_i|$, where $\alpha, \beta \geq 0$ are given constants.

Recall that, for every feasible buffered routing in the tile graph $G = (V(G), E(G), b, w)$, the wireload of the source and of each buffer must be at most $U$. We start by defining a directed graph $H$ which captures exactly these feasible buffered routings. The graph $H$ has $U + 1$ vertices $v^0, v^1, \ldots, v^U$ for each vertex $v \in V(G)$. Every edge $(u, v) \in E(G)$ is replaced in $H$ by directed arcs of the form $(u^i, v^j)$ and $(v^i, u^j)$. In addition, “buffer” arcs $(v^i, v^0), i = 1, \ldots, U$, are added to $H$ for every vertex $v \in V(G)$ with $b(v) \geq 1$ (see Figure 2). Finally, vertices corresponding to each net source and sink are added to $H$ and connected to the tiles to which they may be assigned. Formally, the graph $H$ has vertex set $V(H) = \{s_i, t_i | 1 \leq i \leq k\} \cup \{v^j | v \in V(G), 0 \leq j \leq U\}$ and arc set

$$E(H) = E_{arc} \cup E_{sink} \cup \left( \bigcup_{(u, v) \in E(G)} E_{uv} \right) \cup \left( \bigcup_{v \in V(G)} E_v \right)$$

where

$$E_{arc} = \{(s_i, v^0) | v \in S_i, 1 \leq i \leq k\}$$

$$E_{sink} = \{(v^j, t_i) | v \in T_i, 0 \leq j \leq U, 1 \leq i \leq k\}$$

$$E_{uv} = \{(u^j-1, v^j), (v^j-1, u^j) | 1 \leq j \leq U\}$$

$$E_v = \{(v^j, v^0) | 1 \leq j \leq U\}$$

Since every $s_i \rightarrow t_i$ path in $H$ can visit at most $U$ vertices between any two buffer arcs, we get:

**Lemma 3.1** There is a 1-to-1 correspondence between the feasible buffered routings for net $N_i$ in the tile graph $G$ and the $s_i \rightarrow t_i$ paths in $H$.

We will use the correspondence established in Lemma 3.1 to give an integer linear program (ILP) formulation for the floorplan evaluation problem. Let $P_i$ denote the set of all simple $s_i \rightarrow t_i$ paths in $H$. We introduce a 0/1 variable $x_p$ for every path $p \in P := \bigcup_i P_i$. The
variable \( x_p \) is set to 1 if the buffered routing corresponding to \( p \in P_i \) is used to connect net \( N_i \), and to 0 otherwise. With this notation, FEP can be formulated as follows:

\[
\min \sum_{p \in \mathcal{P}} \left( \alpha \sum_{v \in V(G)} |p \cap E_v| + \beta \sum_{(u,v) \in E(G)} |p \cap E_{u,v}| \right) x_p
\]

subject to

\[
\sum_{p \in \mathcal{P}} |p \cap E_v| x_p \leq \mu_0 b(v), \quad v \in V(G)
\]

\[
\sum_{p \in \mathcal{P}} |p \cap E_{u,v}| x_p \leq \nu_0 w(u,v), \quad (u,v) \in E(G)
\]

\[
\sum_{p \in \mathcal{P}} x_p = 1, \quad i = 1, \ldots, k
\]

\[
x_p \in \{0,1\}, \quad p \in \mathcal{P}
\]

Solving exactly ILP (1) is NP-hard. Our approach is to solve its fractional relaxation (obtained by replacing the constraints \( x_p \in \{0,1\} \) with \( x_p \geq 0 \)) and then obtain near-optimal integer solutions by randomized rounding.

The fractional relaxation of ILP (1) is a minimum cost multicommodity flow problem with capacity constraints on sets of edges; such capacity constraints have been previously considered in [13] for the maximum multicommodity flow problem. Instead of solving this relaxation directly, we introduce an upper bound \( D \) on the wire and buffer area and consider the following linear program (LP):

\[
\min \lambda
\]

subject to

\[
\sum_{p \in \mathcal{P}} \left( \alpha \sum_{v \in V(G)} |p \cap E_v| + \beta \sum_{(u,v) \in E(G)} |p \cap E_{u,v}| \right) x_p \leq \lambda D
\]

\[
\sum_{p \in \mathcal{P}} |p \cap E_v| x_p \leq \mu_0 b(v), \quad v \in V(G)
\]

\[
\sum_{p \in \mathcal{P}} |p \cap E_{u,v}| x_p \leq \nu_0 w(u,v), \quad (u,v) \in E(G)
\]

\[
\sum_{p \in \mathcal{P}} x_p = 1, \quad i = 1, \ldots, k
\]

\[
x_p \geq 0, \quad p \in \mathcal{P}
\]

Let \( \lambda^* \) be the optimum objective value for LP (2). Solving the fractional relaxation of ILP (1) is equivalent to finding the minimum \( D \) for which \( \lambda^* \leq 1 \). This can be done by a binary search which requires solving the LP (2) for each probed value of \( D \); a similar approach was used in [15] for solving the minimum cost concurrent multicommodity flow problem. A lower bound on the optimal value of \( D \) can be derived by ignoring all buffer and wire capacity constraints, i.e., by computing for each net \( N_i \) buffered paths \( p \in \mathcal{P}_i \), minimizing \( \alpha \sum_{v \in V(G)} b(v) + \beta \sum_{(u,v) \in E(G)} w(u,v) \).

A trivial upper bound is the total routing area available, i.e.,

\[
\alpha \mu_0 \sum_{v \in V(G)} b(v) + \beta \nu_0 \sum_{(u,v) \in E(G)} w(u,v)
\]

The algorithm for approximating the optimum solution to LP (2) (see Figure 3) uses the general framework for multicommodity flow approximation introduced in [15], and relies on simultaneously approximating the dual LP:

\[
\max \sum_{i=1}^{k} l_i
\]

subject to

\[
\sum_{v \in V(G)} \mu_0 b(v) y_v + \sum_{(u,v) \in E(G)} \nu_0 w(u,v) z_{u,v} + D u = 1
\]

\[
\sum_{v \in V(G)} |p \cap E_v| (y_v + \alpha u) + \sum_{(u,v) \in E(G)} |p \cap E_{u,v}| (z_{u,v} + \beta u) \geq l_i, \quad p \in \mathcal{P}
\]

\[
y_v \geq 0, \quad v \in V(G)
\]

\[
z_e \geq 0, \quad e \in E(G)
\]

The algorithm starts with trivial solutions for LPs (2) and (3), then updates these solutions over several phases. In each phase (lines 5–15) one unit of flow is routed for each commodity; a feasible solution is obtained in the end after dividing all flows by the number of phases. Commodities are routed along paths with minimum weight w.r.t. weights of \( y_v + \alpha u \) for arcs in \( E_v \), \( v \in V(G) \), of \( z_{u,v} + \beta u \) for arcs in \( E_{u,v} \), \( (u,v) \in E(G) \), and of 0 for all the other arcs (cf. LP (3)). The dual variables are increased by a multiplicative factor for all vertices/edges on a routed path; this ensures that dual weights increase exponentially with usage and thus often used edges are subsequently avoided.

Minimum-weight paths are computed using Dijkstra’s single-source shortest path algorithm. To reduce the number of shortest path computations, paths are recomputed only when their weight increases by a factor of more than \( 1 + \gamma \varepsilon \). This speed-up idea, first applied in [14] for the maximum multicommodity flow problem, has been shown in [1] to decrease the running time in practice while maintaining the same theoretical worst-case runtime.

**Theorem 3.2** The algorithm in Figure 3 finds an \((1 + \varepsilon_0)\)-approximation with \( O\left(\frac{1}{\varepsilon_0^2} \ln n \right) \) shortest path computations, using \( \varepsilon = \min \left\{ \frac{1}{4}, \frac{1}{4}(\sqrt{1 + \varepsilon_0} - 1), \frac{1}{4}(1 - \left(\frac{1}{1 + \varepsilon_0}\right)^{1/6}) \right\} \) and \( \delta = \left(\frac{1 - \varepsilon^*}{n + m}\right)^{1/6} \), where \( n \) and \( m \) are the number of vertices and edges of \( G \), and \( \varepsilon^* := \varepsilon(1 + \varepsilon)(1 + \varepsilon \gamma) \).

After solving LP (2) we route each net \( N_i \) by randomly choosing one of the paths \( p \in \mathcal{P}_i \) with probabilities given by the flows \( x_p \). Randomized rounding guarantees that (for large enough capacities) the relative congestion increases only by a small amount. For details see [17].

**Remark.** Using ideas from [1] it can be shown that the algorithm in Figure 3 does not only minimize \( \lambda \), but also “strives” for a lexicographically minimum solution w.r.t.
(1) Set $y_e := \frac{\delta}{\mu_e} \forall v \in V(G)$, $z_e := \frac{\delta}{\nu_e \mu_e} \forall e \in E(G)$, $u := \frac{\delta}{\mu}$.

(2) Set $x_p := 0 \forall p \in P$.

(3) Set $p_i := \emptyset$ for $i = 1, \ldots, k$.

(4) While $\mu_{\sum_{v \in V(G)} b(v)y_e + \nu_{\sum_{(u,v) \in E(G)} w(u,v)z_{u,v}} + Du < 1}$ do:

(5) begin

(6) For $i = 1$ to $k$, do

(7) begin

(8) If $p_i = \emptyset$ or $\sum_{v \in V(G)} |p_i \cap E_v| (y_v + \alpha u) + \sum_{(u,v) \in E(G)} |p_i \cap E_{u,v}| (z_{u,v} + \beta u) > (1 + \gamma \varepsilon) l_i$ then

(9) begin

(10) Find a path $p_i \in P$, minimizing $l_i := \sum_{v \in V(G)} |p_i \cap E_v| (y_v + \alpha u) + \sum_{(u,v) \in E(G)} |p_i \cap E_{u,v}| (z_{u,v} + \beta u)$

(11) end

(12) Set $x_{p_i} := x_{p_i} + 1$

(13) Set $y_e := y_e \left(1 + \frac{\delta \alpha \nu_e \mu_e}{\mu_e \mu_e} \right) \forall v \in V(G)$, $z_e := z_e \left(1 + \frac{\delta \beta \nu_e \mu_e}{\mu_e \mu_e} \right) \forall (u,v) \in E(G)$

(14) end

(15) end

**Figure 3.** Approximation algorithm for LP (2) and its dual.

The vector consisting of the relative buffer congestion of the vertices, the relative wire congestion of the edges, and the ratio between the total routing area and the upperbound $D$. Therefore, a solution of the algorithm indicates where possible changes to the floorplan have to be made in order to reach a feasible routing of all nets. For this it is especially useful to run the algorithm with a large value for $D$, that is to relax the constraint on the total area. If we want to ignore this constraint completely (i.e., set $D = \infty$), the dual variable $u$ is 0 during the whole algorithm and can be eliminated.

### 4. Timing-driven floorplan evaluation

In this section we address the floorplan evaluation problem under given sink delay constraints. First, we consider enforcing sink delay constraints when a single buffer type and wire width are available. Then, we extend our algorithm to simultaneously handle buffer and wire sizing.

#### 4.1. Enforcing sink delay constraints

Assume that we are given an upper-bound of $d_i$ on the source-to-sink delay of net $N_i$. The Elmore delay of a buffered path is the sum of delays of the wire segments comprising the path. The delay of a wire segment connecting the source or buffer $u$ to the sink or buffer $v$ is the sum between the gate delay

$$\text{intrinsic delay}_u + r_u \cdot (c_w l_{u,v} + C_{in}(v))$$

and the wire delay

$$r_w l_{u,v} \cdot (c_w l_{u,v} + C_{in}(v))$$

Here, $r_w$ and $C_{in}(u)$ are the output resistance, respectively input capacitance, of the buffer/terminal $u$, $r_w$ and $c_w$ are the resistance, respectively capacitance, of a tile-long wire, and $l_{u,v}$ is the wirelength (in tiles) between $u$ and $v$.

To simplify the exposition we will assume that the intrinsic delay and output resistance of sources are equal to the corresponding parameters of a buffer; in Section 4.2 we will give a construction that handles non-uniform source parameters. Under this assumption the total (i.e., gate + wire) delay of each routing segment depends only on the segment’s length, $l$, and the input capacitance of the driven buffer/sink. Note that every routing segment ending in tile $v$ corresponds in $H$ to a path whose last arc is either the buffer arc $(v^d, v^0)$ if the segment drives a buffer, or the arc $(v^d, v^0)$ if the segment drives the $i$th sink. Since these arcs fully identify both the segment length and the input capacitance of the driven buffer/sink, we can assign them pre-computed segment delays, thus obtaining:

**Lemma 4.1** The 1-to-1 correspondence between feasible buffered routings of net $N_i$ in $G$ and the $s_i$–$t_i$ paths in $H$ preserves the delay.

To enforce the delay upper-bounds for the solution computed by the algorithm given in Section 3 we must restrict the computation to those paths $p \in P_i$ that have delay at most $d_i$. Although the problem of finding a least weight
4.2. Buffer and wire sizing

In this section we show how to take into account buffer and wire sizing during timing-driven floorplan evaluation. Consider first buffering with a given buffer library \( B \) and a fixed wire width. Each buffer type in \( B \) has a given area, input capacitance, and output resistance; the different buffer parameters also translate into different upperbounds \( U \) on the wirelength that can be driven by a buffer of each type. The directed graph \( H^B \) capturing all feasible routings with buffers from \( B \) is obtained as follows. First construct, as in Section 4.1, a delay weighted graph \( H \) for each buffer type, with the same source and sink nodes, \( s_i \) and \( t_i, i = 1, \ldots, k \), and also with the same nodes \( v^0 \) for every \( v \in V(G) \). Then, remove all arcs of the form \( (s_i, d^0) \), except the arc from the graph corresponding to the buffer whose driving strength is closest to that of \( s_i \).

To reduce the complexity of wire sizing, we require a fixed wire width along any buffer-to-buffer wire segment. As shown in [2], this requirement may increase propagation delays by at most 5% compared to the optimum delay achieved by wire tapering. Simultaneous wire sizing can now be taken into account by a construction similar to the one used above for buffer sizing. Let \( W \) be a given library of wire widths. The directed graph \( H^B \times W \) capturing all feasible buffered routings with buffers from \( B \) and wire widths from \( W \) is obtained by constructing for each wire width in \( W \) a graph \( H^B \) as above, with the same source and sink nodes, \( s_i \) and \( t_i, i = 1, \ldots, k \), and also with the same nodes \( v^0 \) for every \( v \in V(G) \).

![Figure 4. Routing which is not a tree in \( G \).](image)

**Theorem 4.2** There is a fully polynomial approximation scheme for the timing-driven floorplan evaluation problem.

**Lemma 4.3** There is a delay-preserving 1-to-1 correspondence between buffer- and wire-sized feasible routings of net \( N_i \) in \( G \) and the \( s_i \rightarrow t_i \) paths in \( H^B \times W \).

**Theorem 4.4** There is a fully polynomial approximation scheme for the timing-driven floorplan evaluation problem with given buffer and wire width libraries.

5. Solving FEP for multipin nets

For a multipin net we are looking for a buffered tree (instead of a buffered path) in which the wireload of each buffer is at most \( U \). Such a buffered tree does not necessarily have to be a tree in the graph \( G \). Figure 4 shows such an example: When \( U = 6 \) we need at least two buffers for any tree connecting the three terminals, and the cheapest (possibly the only available) place for these two buffers might be exactly the tile shown.

Extending the approximation algorithm from Section 3 to multipin nets requires a subroutine for computing feasible routings having minimum weight with respect to the dual variables. Figure 5 gives such a subroutine for 3-pin nets. We assume here that the possible locations of the source pin for a net \( N_i \) are specified by \( S_i \) as before, while the two sinks are specified by sets \( T_i^1 \) and \( T_i^2 \). In the graph \( H \) we have vertices \( t_i^1 \) and \( t_i^2 \) and edge sets \( \{(v^j, t_i^1) \mid v \in T_i^1, j = 0, \ldots, U\}, l = 1, 2 \) for the sink pins of such a 3-pin net. For each possible Steiner point \( v \), the algorithm tries all possible lengths \( j \) and \( k \) to the first buffer on the path from \( v \) to \( t_i^1 \) and respectively to \( t_i^2 \).

### Algorithm for finding minimum weight buffered routings for 3-pin nets

1. Set \( w^* := \infty \)
2. For all \( v \in V \) do //try all possible Steiner points
3. begin
4. For \( j := 0 \) to \( U \)
5. begin
6. Find a shortest \( v'^{-j} - t_i^1 \) path \( P_1 \) in \( H \)
7. For \( k := 0 \) to \( U - j \)
8. begin
9. Find a shortest \( v'^{-k} - t_i^2 \) path \( P_2 \) in \( H \)
10. Find a shortest \( s_i^0 - v'^{-j-k} \) path \( P_0 \) in \( H \)
11. If \( w(P_0) + w(P_1) + w(P_2) \leq w^* \) then
12. Set \( w^* := w(P_0) + w(P_1) + w(P_2) \)
13. end
14. end
15. end
16. return \( T^* \)

Figure 5. Algorithm for finding minimum weight buffered routings for 3-pin nets.
6. Experimental results

In this section we report results for a 2-pin net implementation of our algorithm; multipin nets, delay constraints, and buffer and wire sizing are currently under implementation. All experiments were conducted on an SGI Origin 2000 with 16 195MHz MIPS R10000 processors (only one of which is actually used by our sequential implementation) and 4 G-Bytes of internal memory, running under IRIX 6.5. The algorithm was coded in C and compiled using g++ version egcs-2.91.66 with -O4 optimization.

We tested our algorithm on the 10 circuits from [9], which were also used in [3]. Multipin nets were decomposed into 2-pin nets in the same way as in [9, 3]. The circuit parameters are summarized in Table 1.

Table 2 shows the results of the multicommodity flow algorithm (with pin assignment) when run with $D = \infty$, i.e., when the objective is to minimize the wire and buffer congestion only. The table shows that progressively better fractional solutions are obtained by the approximation algorithm. The results also show the tradeoff between congestion on one hand and wiring resources (number of buffers and wirelength) on the other hand.

Table 3 gives the results for wirelength minimization ($\alpha = 0$ and $\beta = 1$) subject to wire and buffer congestion constraints ($\mu_0 = 1.0$ and $v_0 = 1.0$). In these experiments the multicommodity flow algorithm is run once per testcase (without binary search), with $D$ equal to the lower bound computed by routing each net optimally without taking into account capacity constraints. The multicommodity flow runtime includes randomized rounding (10000 trials), while RABID runtime is for an RS6000/595 workstation with 1Gb of memory, as reported in [3].

The wirelength of the global routing obtained by our algorithm without pin assignment (MCF+PA) is always within 1.03% of the lower bound. In contrast, the RABID heuristic of [3] exceeds the lower bound by 5.64 – 11.87%. To evaluate the effect of simultaneous pin assignment, we have added the possibility for each sink to be positioned not only in the given tile, but also in the 3-8 surrounding tiles (see Table 1 for the average number of tiles per pin of each testcase). Running our algorithm with pin assignment enabled (MCF+PA) further decreases wirelength by $\approx 10\%$, while being within at most 0.15% of the corresponding lower bound. We note that routing and pin assignment is performed by our algorithm in virtually the same time as routing alone.

<table>
<thead>
<tr>
<th>Circuit</th>
<th>Phase#</th>
<th>Wire Congest</th>
<th>Buffer Congest</th>
<th>#Buffers</th>
<th>Wlen</th>
<th>CPU sec</th>
</tr>
</thead>
<tbody>
<tr>
<td>ami3</td>
<td>1</td>
<td>0.77</td>
<td>1.00</td>
<td>796</td>
<td>4998</td>
<td>4.0</td>
</tr>
<tr>
<td>4</td>
<td>0.62</td>
<td>0.53</td>
<td>797</td>
<td>5008</td>
<td>15.9</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>0.40</td>
<td>0.27</td>
<td>803</td>
<td>5072</td>
<td>64.4</td>
<td></td>
</tr>
<tr>
<td>64</td>
<td>0.28</td>
<td>0.18</td>
<td>826</td>
<td>5211</td>
<td>260.1</td>
<td></td>
</tr>
<tr>
<td>64+ROUND</td>
<td>0.46</td>
<td>0.67</td>
<td>832</td>
<td>5254</td>
<td>281</td>
<td></td>
</tr>
<tr>
<td>ami49</td>
<td>1</td>
<td>1.36</td>
<td>0.90</td>
<td>948</td>
<td>6045</td>
<td>4.2</td>
</tr>
<tr>
<td>4</td>
<td>1.00</td>
<td>0.46</td>
<td>958</td>
<td>6083</td>
<td>17.1</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>0.74</td>
<td>0.29</td>
<td>1040</td>
<td>6590</td>
<td>74.0</td>
<td></td>
</tr>
<tr>
<td>64</td>
<td>0.66</td>
<td>0.21</td>
<td>1205</td>
<td>7278</td>
<td>304.4</td>
<td></td>
</tr>
<tr>
<td>64+ROUND</td>
<td>1.00</td>
<td>0.56</td>
<td>1321</td>
<td>7767</td>
<td>329</td>
<td></td>
</tr>
<tr>
<td>apte</td>
<td>1</td>
<td>1.08</td>
<td>1.00</td>
<td>328</td>
<td>1668</td>
<td>1.6</td>
</tr>
<tr>
<td>4</td>
<td>0.87</td>
<td>0.57</td>
<td>327</td>
<td>1677</td>
<td>6.5</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>0.53</td>
<td>0.30</td>
<td>336</td>
<td>1725</td>
<td>27.0</td>
<td></td>
</tr>
<tr>
<td>64</td>
<td>0.44</td>
<td>0.17</td>
<td>359</td>
<td>1836</td>
<td>112.0</td>
<td></td>
</tr>
<tr>
<td>64+ROUND</td>
<td>0.69</td>
<td>1.00</td>
<td>362</td>
<td>1833</td>
<td>123</td>
<td></td>
</tr>
<tr>
<td>hc7</td>
<td>1</td>
<td>1.00</td>
<td>1.19</td>
<td>2203</td>
<td>1760</td>
<td>10.6</td>
</tr>
<tr>
<td>4</td>
<td>0.79</td>
<td>0.61</td>
<td>2206</td>
<td>17738</td>
<td>43.3</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>0.69</td>
<td>0.31</td>
<td>2301</td>
<td>18481</td>
<td>180.1</td>
<td></td>
</tr>
<tr>
<td>64</td>
<td>0.62</td>
<td>0.23</td>
<td>2498</td>
<td>19660</td>
<td>736.4</td>
<td></td>
</tr>
<tr>
<td>64+ROUND</td>
<td>0.86</td>
<td>0.50</td>
<td>2678</td>
<td>20616</td>
<td>788</td>
<td></td>
</tr>
<tr>
<td>hp</td>
<td>1</td>
<td>0.92</td>
<td>1.67</td>
<td>334</td>
<td>1952</td>
<td>1.7</td>
</tr>
<tr>
<td>4</td>
<td>0.71</td>
<td>0.85</td>
<td>330</td>
<td>1961</td>
<td>6.9</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>0.46</td>
<td>0.45</td>
<td>334</td>
<td>2003</td>
<td>28.4</td>
<td></td>
</tr>
<tr>
<td>64</td>
<td>0.33</td>
<td>0.29</td>
<td>355</td>
<td>2119</td>
<td>118.8</td>
<td></td>
</tr>
<tr>
<td>64+ROUND</td>
<td>0.58</td>
<td>1.00</td>
<td>367</td>
<td>2153</td>
<td>131</td>
<td></td>
</tr>
<tr>
<td>playout</td>
<td>1</td>
<td>0.64</td>
<td>0.98</td>
<td>2890</td>
<td>23155</td>
<td>19.9</td>
</tr>
<tr>
<td>4</td>
<td>0.52</td>
<td>0.42</td>
<td>2892</td>
<td>23199</td>
<td>80.5</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>0.40</td>
<td>0.24</td>
<td>2922</td>
<td>23582</td>
<td>339.9</td>
<td></td>
</tr>
<tr>
<td>64</td>
<td>0.33</td>
<td>0.17</td>
<td>3238</td>
<td>25809</td>
<td>1480.8</td>
<td></td>
</tr>
<tr>
<td>64+ROUND</td>
<td>0.34</td>
<td>0.27</td>
<td>3453</td>
<td>27266</td>
<td>1544</td>
<td></td>
</tr>
<tr>
<td>xc5</td>
<td>1</td>
<td>1.11</td>
<td>1.31</td>
<td>3157</td>
<td>22314</td>
<td>23.4</td>
</tr>
<tr>
<td>4</td>
<td>0.98</td>
<td>0.66</td>
<td>3202</td>
<td>22492</td>
<td>94.3</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>0.74</td>
<td>0.37</td>
<td>3277</td>
<td>23231</td>
<td>388.6</td>
<td></td>
</tr>
<tr>
<td>64</td>
<td>0.66</td>
<td>0.31</td>
<td>3570</td>
<td>24872</td>
<td>1623.1</td>
<td></td>
</tr>
<tr>
<td>64+ROUND</td>
<td>0.84</td>
<td>0.59</td>
<td>3929</td>
<td>26381</td>
<td>1704</td>
<td></td>
</tr>
<tr>
<td>xerox</td>
<td>1</td>
<td>0.93</td>
<td>1.42</td>
<td>659</td>
<td>3662</td>
<td>3.7</td>
</tr>
<tr>
<td>4</td>
<td>0.72</td>
<td>0.77</td>
<td>660</td>
<td>3698</td>
<td>15.3</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>0.45</td>
<td>0.40</td>
<td>684</td>
<td>3858</td>
<td>68.1</td>
<td></td>
</tr>
<tr>
<td>64</td>
<td>0.32</td>
<td>0.21</td>
<td>753</td>
<td>4174</td>
<td>299.0</td>
<td></td>
</tr>
<tr>
<td>64+ROUND</td>
<td>0.45</td>
<td>0.67</td>
<td>781</td>
<td>4303</td>
<td>319</td>
<td></td>
</tr>
</tbody>
</table>
7. Conclusions

In this paper we propose the first provably good approach to floorplan evaluation with simultaneous timing- and congestion-driven buffered global route planning, pin and layer assignment, and wire/buffer sizing. Preliminary experimental results show that our method significantly outperforms approaches based on cascading individual optimizations such as the recent RABID algorithm of Alpert et al. [3].

Future work aims to incorporate in our implementation practical improvements such as the use of uneven sized tiles, window constraints on buffer usage (as opposed to tile constraints), and faster-converging dual-update rules.

8. Acknowledgments

We thank Charles Alpert, Jason Cong, and Jiang Hu for kindly providing us with the testcases used in [9] and [3].

Table 3. Wirelength minimization ($\alpha = 0$ and $\beta = 1$) subject to wire and buffer congestion constraints ($\mu_0 = 1.0$ and $\nu_0 = 1.0$).

<table>
<thead>
<tr>
<th>Circuit</th>
<th>Algorithm</th>
<th>Wlen</th>
<th>%LB</th>
<th>#buffers</th>
<th>%LB</th>
<th>Wire</th>
<th>Buffer</th>
<th>CPU</th>
</tr>
</thead>
<tbody>
<tr>
<td>a9c3</td>
<td>RABID</td>
<td>20723</td>
<td>5.64</td>
<td>4225</td>
<td>11.95</td>
<td>0.60</td>
<td>1641</td>
<td>0.73</td>
</tr>
<tr>
<td></td>
<td>MCF</td>
<td>29082</td>
<td>0.00</td>
<td>3801</td>
<td>0.72</td>
<td>0.63</td>
<td>1082</td>
<td>0.00</td>
</tr>
<tr>
<td></td>
<td>MCF+PA</td>
<td>20024</td>
<td>0.05</td>
<td>2591</td>
<td>2.01</td>
<td>0.96</td>
<td>775</td>
<td>0.05</td>
</tr>
<tr>
<td>a3</td>
<td>RABID</td>
<td>5954</td>
<td>7.67</td>
<td>1037</td>
<td>15.74</td>
<td>0.58</td>
<td>813</td>
<td>6.38</td>
</tr>
<tr>
<td></td>
<td>MCF</td>
<td>5530</td>
<td>0.00</td>
<td>905</td>
<td>1.00</td>
<td>0.73</td>
<td>281</td>
<td>0.00</td>
</tr>
<tr>
<td></td>
<td>MCF+PA</td>
<td>4993</td>
<td>0.00</td>
<td>805</td>
<td>1.39</td>
<td>0.69</td>
<td>118</td>
<td>1.03</td>
</tr>
<tr>
<td>ami33</td>
<td>RABID</td>
<td>5232</td>
<td>6.93</td>
<td>1150</td>
<td>14.20</td>
<td>0.69</td>
<td>237</td>
<td>0.00</td>
</tr>
<tr>
<td></td>
<td>MCF</td>
<td>4893</td>
<td>0.00</td>
<td>1015</td>
<td>0.79</td>
<td>0.69</td>
<td>237</td>
<td>0.12</td>
</tr>
<tr>
<td></td>
<td>MCF+PA</td>
<td>4464</td>
<td>0.00</td>
<td>916</td>
<td>1.00</td>
<td>0.59</td>
<td>1644</td>
<td>0.05</td>
</tr>
<tr>
<td>ami49</td>
<td>RABID</td>
<td>7392</td>
<td>11.87</td>
<td>1339</td>
<td>21.51</td>
<td>0.93</td>
<td>167</td>
<td>11.48</td>
</tr>
<tr>
<td></td>
<td>MCF</td>
<td>6792</td>
<td>0.07</td>
<td>1135</td>
<td>2.99</td>
<td>1.00</td>
<td>322</td>
<td>5.97</td>
</tr>
<tr>
<td></td>
<td>MCF+PA</td>
<td>6041</td>
<td>0.01</td>
<td>991</td>
<td>4.87</td>
<td>0.98</td>
<td>1079</td>
<td>0.07</td>
</tr>
<tr>
<td>apte</td>
<td>RABID</td>
<td>2010</td>
<td>10.78</td>
<td>417</td>
<td>18.47</td>
<td>1.00</td>
<td>302</td>
<td>0.01</td>
</tr>
<tr>
<td></td>
<td>MCF</td>
<td>1833</td>
<td>1.03</td>
<td>373</td>
<td>5.97</td>
<td>1.00</td>
<td>118</td>
<td>0.01</td>
</tr>
<tr>
<td></td>
<td>MCF+PA</td>
<td>1663</td>
<td>0.15</td>
<td>330</td>
<td>4.43</td>
<td>1.00</td>
<td>117</td>
<td>0.15</td>
</tr>
<tr>
<td>hc7</td>
<td>RABID</td>
<td>21523</td>
<td>7.54</td>
<td>2983</td>
<td>17.44</td>
<td>0.82</td>
<td>502</td>
<td>0.01</td>
</tr>
<tr>
<td></td>
<td>MCF</td>
<td>20024</td>
<td>0.05</td>
<td>2591</td>
<td>2.01</td>
<td>0.96</td>
<td>775</td>
<td>0.05</td>
</tr>
<tr>
<td></td>
<td>MCF+PA</td>
<td>17660</td>
<td>0.00</td>
<td>2217</td>
<td>0.82</td>
<td>0.93</td>
<td>1641</td>
<td>0.00</td>
</tr>
<tr>
<td>hp</td>
<td>RABID</td>
<td>2403</td>
<td>11.12</td>
<td>450</td>
<td>20.97</td>
<td>0.85</td>
<td>63</td>
<td>0.07</td>
</tr>
<tr>
<td></td>
<td>MCF</td>
<td>2164</td>
<td>0.06</td>
<td>395</td>
<td>6.18</td>
<td>1.00</td>
<td>127</td>
<td>0.06</td>
</tr>
<tr>
<td></td>
<td>MCF+PA</td>
<td>1945</td>
<td>0.00</td>
<td>345</td>
<td>6.81</td>
<td>0.85</td>
<td>109</td>
<td>0.60</td>
</tr>
<tr>
<td>playout</td>
<td>RABID</td>
<td>27601</td>
<td>6.38</td>
<td>3840</td>
<td>15.04</td>
<td>0.45</td>
<td>813</td>
<td>6.38</td>
</tr>
<tr>
<td></td>
<td>MCF</td>
<td>25946</td>
<td>0.00</td>
<td>3428</td>
<td>2.70</td>
<td>0.51</td>
<td>1393</td>
<td>0.32</td>
</tr>
<tr>
<td></td>
<td>MCF+PA</td>
<td>23138</td>
<td>0.00</td>
<td>3004</td>
<td>4.12</td>
<td>0.40</td>
<td>1386</td>
<td>0.32</td>
</tr>
<tr>
<td>xc5</td>
<td>RABID</td>
<td>27060</td>
<td>8.35</td>
<td>4410</td>
<td>23.25</td>
<td>0.84</td>
<td>694</td>
<td>8.35</td>
</tr>
<tr>
<td></td>
<td>MCF</td>
<td>25155</td>
<td>0.73</td>
<td>3841</td>
<td>7.35</td>
<td>0.96</td>
<td>1641</td>
<td>7.35</td>
</tr>
<tr>
<td></td>
<td>MCF+PA</td>
<td>22265</td>
<td>0.05</td>
<td>3340</td>
<td>4.87</td>
<td>0.98</td>
<td>1641</td>
<td>4.87</td>
</tr>
<tr>
<td>xerox</td>
<td>RABID</td>
<td>4541</td>
<td>11.48</td>
<td>957</td>
<td>30.56</td>
<td>0.93</td>
<td>167</td>
<td>11.48</td>
</tr>
<tr>
<td></td>
<td>MCF</td>
<td>4078</td>
<td>0.12</td>
<td>807</td>
<td>10.10</td>
<td>1.00</td>
<td>284</td>
<td>0.12</td>
</tr>
<tr>
<td></td>
<td>MCF+PA</td>
<td>3658</td>
<td>0.00</td>
<td>691</td>
<td>6.14</td>
<td>0.88</td>
<td>284</td>
<td>0.00</td>
</tr>
</tbody>
</table>

References