# Path Delay Fault Testing of ICs with Embedded Intellectual Property Blocks

D. Nikolos<sup>1,2</sup>, Th. Haniotakis<sup>3</sup>, H. T. Vergos<sup>1,2</sup> & Y. Tsiatouhas<sup>3</sup>

<sup>1</sup>Dept. of Computer Engineering and Informatics, University of Patras, 26 500 Rio, Patras, Greece

e-mail: {nikolosd, vergos}@cti.gr

<sup>2</sup>Computer Technology Institute, 3 Kolokotroni Str., 262 21 Patras, Greece

<sup>3</sup> ISD S.A, 22, K. Varnali Str., 152 33 Maroussi, Athens, Greece

e-mail : {haniotak, tsiatouhas} @isd.gr

### Abstract

In this paper we show that the already known method of using multiplexers for making the inputs and outputs of the embedded blocks accessible by the primary ports of the Integrated Circuit (IC) can be used for path delay fault testing of the IC. We show that the testing of the IC for path delay faults can be reduced to the testing of each block. Intellectual Property (IP) blocks are treated as black boxes. The number of the circuit paths that must be tested is almost equal to the sum of the paths that must be tested for each block.

# 1. Introduction

The design effort and the time to market for an IC can be significantly reduced when pre-designed (either inhouse or provided as third-party Intellectual Property -IP-) blocks are used. For this reason, the use of pre-designed blocks is being increasingly used for designing new complex ICs.

Like all other semiconductor devices, the chips being designed using pre-designed blocks must be well tested in production to become a viable product. Testing such predesigned block based ICs is difficult due to the problem of justifying test sequences at the inputs of a block embedded deep in the IC and propagating test responses from the block outputs to the primary outputs of the IC. The problem is even more serious in the case of IP blocks, because they are considered as black boxes. Several techniques have been proposed to address this issue [1], test grid [2], boundary scan around each IP block [3], partial isolation rings [4], BIST techniques [5] and multiplexing to make the inputs and outputs of each IP block accessible at the primary ports of the IC [6]. The last may be difficult when there are more IP block inputs/outputs than chip pins or when routing is complex. However there are many cases that this method can be applied easily. For example, the circuit of Figure 1 is commonly found in Digital Signal Processors (DSPs). Consider that the shifter (multiplexer based) and the ALU are pre-designed by the same company and the multiplier is an IP block. Figure 2 presents the same circuit after the addition of the suitable multiplexers. We note that the 2:1 multiplexer at the outputs of the shifter and the multiplier in Figure 1 has been replaced by 3:1 multiplexer and a new 2:1 multiplexer has been added at the output of the ALU so that the inputs and the outputs of each block to be directly accessible by the data bus lines. The hardware overhead due to the multiplexer insertion is obviously negligible.

Increasing performance requirements of VLSI circuits makes it difficult to design them with large timing margins. delay modelling, statistical Thus imprecise the variations of the parameters during the manufacturing process as well as physical defects in the integrated circuits can sometimes degrade circuit performance without altering its logic functionality. These faults are called delay faults. There are two popular delay fault models. One is the gate delay fault model where delays violating specifications are assumed to be due to a single gate delay [7, 8]. The other is the path delay fault model where a path is declared faulty if it fails to propagate a transition from the path input to the path output within a specified time interval [9]. The latter model is deemed to be more general since it captures the cumulative effect of small delay variations in gates along a path as well as the faults caused by a single gate. A physical path of a circuit is an alternating sequence of gates and lines leading from a primary input to a primary output of the circuit. The number of physical paths in a contemporary circuit is prohibitively large in order for all the paths to be tested for path delay faults. To this end to reduce the paths that must be tested for path delay faults various path selection methods have been proposed (for example [10 - 13]) although none of them has been proven to be satisfactory for the general case.

In this paper we show that using the method of multiplexing, the path delay fault testing of an IC is





reduced to the path delay fault testing of each of the blocks that constitute it. We also show that the cardinality of the test set of the IC is approximately equal to the sum of the cardinalities of the test sets of the blocks that constitute the IC. Considering that a compound circuit may have exponentially more physical paths than the sum of the physical paths of each subcircuit, this means that we achieve a significant reduction of the paths that must be tested. Another contribution of the paper is that the logical design of the blocks is not required. It is sufficient to only know the test set of each block for path delay faults, which is an information provided by the IP block vendor. Therefore, ICs with embedded IP Blocks can be tested for path delay faults.

# 2. Path Delay Fault Testing Method

The main idea behind our method is very simple. In the

sequel we will exemplify the idea using a trivial circuit, that of Figure 3. If we consider the blocks  $Q_0$  and  $Q_1$  as stand-alone, then they have 6 and 15 physical paths respectively, that are all robustly testable [14]. Considering on the other hand blocks  $Q_0$  and  $Q_1$  as one circuit Q, the number of physical paths is equal to 36, that is significantly more than the sum of the physical paths of the blocks  $Q_0$  and  $Q_1$ .

Q

Inserting multiplexers in the circuit of Figure 3 and connecting the embedded inputs and outputs of each subcircuit to those primary inputs and outputs that are not used by the subcircuit under test we get the circuit of Figure 4. In realistic circuits the pre-designed blocks,  $Q_0$  and  $Q_1$  in this example, have thousand of gates, so the hardware overhead due to multiplexer insertion is negligible. For  $C_0 = C_1 = 0$  the outputs of  $Q_0$  drive the inputs F and G of  $Q_1$ . For  $C_0 = 0$  and  $C_1 = 1$  the outputs of  $Q_0$  drive the primary outputs  $O_1$  and  $O_2$  of the circuit. For  $C_0 = 1$  and  $C_1 = 0$  the inputs F and G of  $Q_1$  are driven from

the primary inputs A and B of the circuit, while its outputs N and R drive the primary outputs  $O_1$  and  $O_2$  of the circuit. The physical paths of the circuit of Figure 4 for  $C_0 = C_1 = 0$  are given in Table I. We have to note that the multiplexers  $MUX_0$  and  $MUX_1$  do not increase the number of paths, that is, if the outputs of  $Q_0$  were connected directly to the inputs of  $Q_1$  and all outputs of  $Q_1$  were primary outputs, the total number of paths would be the same.

Assuming that all paths of the circuit of Figure 4 must be tested for path delay faults (a path selection method is not used) we conclude that the propagation delay along any one path of Table I must be measured. Tables II and III respectively list the physical paths that go only through  $Q_0$ ( $C_0 = 0$ ,  $C_1 = 1$ ) or  $Q_1$  ( $C_0 = 1$ ,  $C_1 = 0$ ). The testing of the circuit of Figure 4 for path delay faults, that is, the

Table I. Physical Paths of the circuit of Figure 4 for  $C_0 = C_1 = 0$ .

| $P_0$                  | A-D-4-7-F-10-12-13-N-16-O <sub>1</sub>       |
|------------------------|----------------------------------------------|
| P <sub>1</sub>         | A-D-4-7-F-10-12-13-R-17-O <sub>2</sub>       |
| <b>P</b> <sub>2</sub>  | A-D-4-7-F-10-12-14-R-17-O <sub>2</sub>       |
| <b>P</b> <sub>3</sub>  | A-D-E-5-8-G-9-10-12-13-N-16-O <sub>1</sub>   |
| $P_4$                  | A-D-E-5-8-G-9-10-12-13-R-17-O <sub>2</sub>   |
| P <sub>5</sub>         | A-D-E-5-8-G-9-10-12-14-R-17-O <sub>2</sub>   |
| P <sub>6</sub>         | A-D-E-5-8-G-9-11-12-13-N-16-O <sub>1</sub>   |
| <b>P</b> <sub>7</sub>  | A-D-E-5-8-G-9-11-12-13-R-17-O <sub>2</sub>   |
| P <sub>8</sub>         | A-D-E-5-8-G-9-11-12-14-R-17-O <sub>2</sub>   |
| <b>P</b> <sub>9</sub>  | B-1-D-4-7-F-10-12-13-N-16-O <sub>1</sub>     |
| <b>P</b> <sub>10</sub> | B-1-D-4-7-F-10-12-13-R-17-O <sub>2</sub>     |
| <b>P</b> <sub>11</sub> | B-1-D-4-7-F-10-12-14-R-17-O <sub>2</sub>     |
| P <sub>12</sub>        | B-1-D-E-5-8-G-9-10-12-13-N-16-O <sub>1</sub> |
| P <sub>13</sub>        | B-1-D-E-5-8-G-9-10-12-13-R-17-O <sub>2</sub> |
| <b>P</b> <sub>14</sub> | B-1-D-E-5-8-G-9-10-12-14-R-17-O <sub>2</sub> |
| P <sub>15</sub>        | B-1-D-E-5-8-G-9-11-12-13-N-16-O <sub>1</sub> |
| P <sub>16</sub>        | B-1-D-E-5-8-G-9-11-12-13-R-17-O <sub>2</sub> |
| P <sub>17</sub>        | B-1-D-E-5-8-G-9-11-12-14-R-17-O <sub>2</sub> |
| P <sub>18</sub>        | B-1-2-E-5-8-G-9-10-12-13-N-16-O <sub>1</sub> |
| P <sub>19</sub>        | B-1-2-E-5-8-G-9-10-12-13-R-17-O <sub>2</sub> |
| P <sub>20</sub>        | B-1-2-E-5-8-G-9-10-12-14-R-17-O <sub>2</sub> |
| P <sub>21</sub>        | B-1-2-E-5-8-G-9-11-12-13-N-16-O <sub>1</sub> |
| P <sub>22</sub>        | B-1-2-E-5-8-G-9-11-12-13-R-17-O <sub>2</sub> |
| P <sub>23</sub>        | B-1-2-E-5-8-G-9-11-12-14-R-17-O <sub>2</sub> |
| P <sub>24</sub>        | C-2-E-5-8-G-9-10-12-13-N-16-O <sub>1</sub>   |
| P <sub>25</sub>        | C-2-E-5-8-G-9-10-12-13-R-17-O <sub>2</sub>   |
| P <sub>26</sub>        | C-2-E-5-8-G-9-10-12-14-R-17-O <sub>2</sub>   |
| P <sub>27</sub>        | C-2-E-5-8-G-9-11-12-13-N-16-O <sub>1</sub>   |
| P <sub>28</sub>        | C-2-E-5-8-G-9-11-12-13-R-17-O <sub>2</sub>   |
| P <sub>29</sub>        | C-2-E-5-8-G-9-11-12-14-R-17-O <sub>2</sub>   |
| P <sub>30</sub>        | K-11-12-13-N-16-O <sub>1</sub>               |
| P <sub>31</sub>        | K-11-12-13-R-17-O <sub>2</sub>               |
| P <sub>32</sub>        | K-11-12-14-R-17-O <sub>2</sub>               |
| P <sub>33</sub>        | L-13-N-16-O <sub>1</sub>                     |
| P <sub>34</sub>        | L-13-R-17-O <sub>2</sub>                     |
| P <sub>35</sub>        | M-14-R-17-O <sub>2</sub>                     |

measurement of the propagation delays along the physical paths of Table I is reduced to the measurement of the propagation delays along the paths of Tables II (path delay fault testing of  $Q_0$ ) and III (path delay fault testing of  $Q_1$ ) and the following two paths :

 $P' = A - 3 - 7 - 15 - O_1$ 

 $P'' = B-6-8-18-O_2.$ 

The propagation delay along each physical path of Table I can be calculated as a function of the propagation delays along a path of Table II, a path of Table III and one of the paths P' or P". For example the propagation delay of a 0->1 or 1->0 transition along the paths P<sub>9</sub> and P<sub>19</sub> can be calculated as :

$$d(P_9) = d(P_{0,2}) + d(P_{1,0}) - d(P')$$
 and

 $d(P_{19}) = d(P_{0,4}) + d(P_{1,4}) - d(P'').$ 

The propagation delay along any other physical path of Table I can be calculated in the same way. The propagation delay along the paths with inputs  $C_0$  and  $C_1$  have not been considered because during normal operation of the circuit  $C_0 = C_1 = 0$ . During test mode the inputs  $C_0$  and  $C_1$  change values only three times so we can wait enough time before applying the test sets.

In this trivial circuit of Figure 4 the number of physical paths along which the propagation delay must be measured is equal to 6 + 15 + 2 = 23 while the number of all physical paths is 36. In realistic circuits consisting of two or more blocks the physical paths of the circuit may be several

Table II. Physical paths that go through  $Q_0$  for  $C_0=0$  and  $C_1=1$ 

| P <sub>0,0</sub> | A-D-4-7-15-O <sub>1</sub>     |
|------------------|-------------------------------|
| P <sub>0,1</sub> | A-D-E-5-8-18-O <sub>2</sub>   |
| P <sub>0,2</sub> | B-1-D-4-7-15-O <sub>1</sub>   |
| P <sub>0.3</sub> | B-1-D-E-5-8-18-O <sub>2</sub> |
| P <sub>0,4</sub> | B-1-2-E-5-8-18-O <sub>2</sub> |
| P <sub>0,5</sub> | C-2-E-5-8-18-O <sub>2</sub>   |

Table III. Physical paths that go through  $Q_1$  for  $C_0=1$  and  $C_1=0$ 

| A-3-7-F-10-12-13-N -16-O <sub>1</sub>  |
|----------------------------------------|
| A-3-7-F-10-12-13-R-17-O <sub>2</sub>   |
| A-3-7-F-10-12-14-R-17-O <sub>2</sub>   |
| B-6-8-G-9-10-12-13-N-16-O <sub>1</sub> |
| B-6-8-G-9-10-12-13-R-17-O <sub>2</sub> |
| B-6-8-G-9-10-12-14-R-17-O <sub>2</sub> |
| B-6-8-G-9-11-12-13-N-16-O <sub>1</sub> |
| B-6-8-G-9-11-12-13-R-17-O <sub>2</sub> |
| B-6-8-G-9-11-12-14-R-17-O <sub>2</sub> |
| K-11-12-13-N-16-O <sub>1</sub>         |
| K-11-12-13-R-17-O <sub>2</sub>         |
| K-11-12-14-R-17-O <sub>2</sub>         |
| L-13-N-16-O <sub>1</sub>               |
| L-13-R-17-O <sub>2</sub>               |
| M-14-R-17-O <sub>2</sub>               |
|                                        |



orders of magnitude larger than the sum of the physical paths of each block. Furthermore, a circuit Q consisting of blocks that stand-alone are robustly testable, may not be robustly testable [14]. Ignoring the problem that stems from the possible extremely large number of physical paths of Q, the fact that is not robustly testable increases the difficulty of testing it for path delay faults. Following our method each block is tested as a robustly testable block and the delays along the physical paths of Q are calculated. From the above we conclude that our method reduces impressively the path delay fault testing effort.

## 3. Application to ICs with embedded IP blocks

In the sequel we will consider that blocks  $Q_0$  and  $Q_1$  are IP blocks (Figure 5). Therefore the vendors of  $Q_0$  and  $Q_1$ have provided us with their test sets for path delay fault testing but not with their designs. We do not know if the vendors, based on a path selection method, have considered that the propagation delay along a subset of all the physical paths or all the physical paths of the circuit must be measured. Assume that the vendors have provided us with the test sets in the form presented in Tables IV and V. Consider the first row of Table IV where A=T, B=1, C=0 and D=E=T. This is a compact way to denote that three test vectors ABC = 010, 110 and 010 must be applied to  $Q_0$  and the correct responses are DE = 00, 11 and 00. Consider a row of Table IV or V. For each pair of an input I and an output O with value T we define a virtual path VP(I, O). For example the first row of Table IV defines two virtual paths,  $VP_{0,1}(A, D)$  and  $VP_{0,2}(A, E)$  while the third line defines only one VP<sub>0.5</sub>(B,E). The virtual paths for an IP block represent what the physical paths represent in a block with known logic design. Path delay fault testing of  $Q_0$  and  $Q_1$  requires the measurement of the propagation delay along the 6 and 15 virtual paths respectively given in Tables IV and V.

Multiplexer MUX<sub>0</sub> connects a specific output  $Y_i$  of  $Q_0$ to specific input  $Z_i$  of  $Q_1$  where  $i \in [1, n]$  and n is the number of outputs of  $Q_0$  that drive inputs of  $Q_1$ . Path delay fault testing of the circuit of Figure 5 requires the measurement of the propagation delay along all the paths which include a virtual path of  $Q_0$  with output  $Y_i$ , the subpath  $Y_i$ - $Z_i$  of MUX<sub>0</sub> and a virtual path of  $Q_1$  with input  $Z_i$ . Obviously if there exist  $VP_{Yi}$  virtual paths of  $Q_0$  with output  $Y_i$  and  $VP_{Zi}$  virtual paths of  $Q_1$  with inputs  $Z_i$ , then there exists  $VP_{Yi} * VP_{Zi}$  paths that the propagation along them must be measured. Assuming that  $Q_0$  has n outputs that drive inputs of  $Q_1$  the set of the paths become  $\sum_{i=1}^{n} (VP_{Yi} * VP_{Zi})$ . Let VP' be the set of virtual paths of  $Q_0$ with outputs primery outputs of the circuit and VP" the set

with outputs primary outputs of the circuit and VP" the set of virtual paths of  $Q_1$  with inputs primary inputs of the circuit. Then the set of all paths along which the propagation delay must be measured is equal to :

$$VP' + VP'' + \sum_{i=1}^{n} (VP_{Yi} * VP_{Zi}).$$

Table IV. The test set and the responses for path delay faults of  $Q_0$  given by the vendor

| Test    | Responses | Virtual Paths                                    |
|---------|-----------|--------------------------------------------------|
| vectors |           |                                                  |
| ABC     | DE        | $VP_0$                                           |
| T10     | $TT^*$    | $VP_{0,1}(A,D), VP_{0,2}(A,E)$                   |
| 1T0     | TT        | VP <sub>0,3</sub> (B,D), VP <sub>0,4</sub> (B,E) |
| 0T1     | $X^{t}T$  | $VP_{0,5}(B,E)$                                  |
| 01T     | XT        | $VP_{0,6}(C,E)$                                  |

<sup>\*</sup> T denotes a transition 0->1 or 1->0

<sup>t</sup> X denotes that the vendor of  $Q_0$  does not provide us with that value

Table V. The test set and the responses for path delay faults of Q<sub>1</sub> given by the vendor

| Test    | Responses | Virtual Paths                                     |  |  |
|---------|-----------|---------------------------------------------------|--|--|
| vectors |           |                                                   |  |  |
| FGKLM   | NR        | $VP_0$                                            |  |  |
| T1001   | XT'*      | $VP_{1,1}(F,R)$                                   |  |  |
| T1010   | TT'       | $VP_{1,2}(F,N), VP_{1,3}(F,R)$                    |  |  |
| 1T001   | XT'       | $VP_{1,4}(G,R)$                                   |  |  |
| 1T010   | TT'       | $VP_{1,5}(G,N), VP_{1,6}(G,R)$                    |  |  |
| 0T101   | XT'       | $VP_{1,7}(G,R)$                                   |  |  |
| 0T110   | TT'       | $VP_{1,8}(G,N), VP_{1,9}(G,R)$                    |  |  |
| 110T0   | TT'       | VP <sub>1,10</sub> (L,N),VP <sub>1,11</sub> (L,R) |  |  |
| 1100T   | XT'       | $VP_{1,12}(M,R)$                                  |  |  |
| 01T01   | XT'       | $VP_{1,13}(K,R)$                                  |  |  |
| 01T10   | TT'       | VP <sub>1.14</sub> (K,N),VP <sub>1.15</sub> (K,R) |  |  |

T' denotes the opposite to T transition.

According to the above, we must know the propagation delays along the following paths :

- a.  $VP_{0,i}(I,D)$ -4-7-F-VP<sub>1,2</sub>(F,N)-16-O<sub>1</sub> where  $I \in \{A,B\}$  and  $i \in \{1, 3\}$  (follows from Table IV).
- b.  $VP_{0,i}(I,D)$ -4-7-F-VP<sub>1,m</sub>(F,R)-17-O<sub>2</sub> where  $I \in \{A,B\}$  $i \in \{1, 3\}$  and  $m \in \{1, 3\}$ .
- c.  $VP_{0,j}(I,E)$ -5-8-G-VP<sub>1,s</sub>(G,N)-16-O<sub>1</sub> where  $I \in \{A,B,C\}$ ,  $j \in \{2, 4, 5, 6\}$  and  $s \in \{5, 8\}$ .
- d.  $VP_{0,j}(I,E)$ -5-8-G-VP<sub>1,t</sub>(G,R)-17-O<sub>2</sub> where  $I \in \{A,B,C\}$ ,  $j \in \{2, 4, 5,6\}$  and  $t \in \{4, 6, 7, 9\}$ .
- e. VP<sub>1.10</sub>(L,N)-16-O<sub>1</sub>.
- f. VP<sub>1,11</sub>(L,R)-17-O<sub>2</sub>.
- g. VP<sub>1.12</sub>(M,R)-17-O<sub>2</sub>.
- h. VP<sub>1.14</sub>(K,N)-16-O<sub>1</sub>.
- k.  $VP_{1,r}(K,R)$ -17- $O_2$  with  $r \in \{13, 15\}$ .

We note that a, b, c, d and k above represent groups of paths.

The propagation delays along the following paths can easily be measured :

- i.  $VP_{0,i}(I,D)$ -4-7-15-O<sub>1</sub> with  $I \in \{A,B\}$  and for i = 1, 3.
- ii.  $VP_{0,j}(I,E)$ -5-8-18-O<sub>2</sub> with  $I \in \{A,B,C\}$  and for j=2,4,5,6.
- iii. A-3-7-F-VP<sub>1,2</sub>(F,N)-16-O<sub>1</sub>.
- iv. A-3-7-F-VP<sub>1,m</sub>(F,R)-17-O<sub>2</sub> for m = 1, 3.
- v.  $B-6-8-G-VP_{1,s}(G,N)-16-O_1$  for s=5, 8.
- vi.  $B-6-8-G-VP_{1,t}(G,R)-17-O_2$  for t = 4, 6, 7, 9.
- vii. A-3-7-15-O1.
- viii. B-6-8-18-O<sub>2</sub>
- and the paths e, f, g, h and k.

The paths vii and viii go only through MUX<sub>0</sub> and MUX<sub>1</sub>.

We can easily see that the propagation delays along the paths of each of the groups a, b, c and d can be calculated respectively as a function of the propagation delays along the paths of groups (i, iii, vii), (i, iv, vii), (ii, v, viii) and (ii, vi, viii) as follows :

with  $I \in \{A, B, C\}$ ,  $j \in \{2, 4, 5, 6\}$  and  $t \in \{4, 6, 7, 9\}$ .

Therefore, the propagation delays along the paths of the circuit of Figure 5 are calculated as a function of the propagation delays along the paths of the IP blocks  $Q_0$  and  $Q_1$ . It is evident that the measurement of the propagation

delays along VP' + VP" +  $\sum\limits_{i=1}^{n}$  (VP\_{Yi} \* VP\_{Zi}) paths is

reduced to the measurement of the propagation delays along VP' + VP'' +  $\sum_{i=1}^{n}$  VP<sub>Yi</sub> +  $\sum_{i=1}^{n}$  VP<sub>Zi</sub> + n paths, where the last term denotes the number of paths only going through MUX<sub>0</sub> and MUX<sub>1</sub>.

## 4. Conclusions

We have shown that, using multiplexers for making the inputs and outputs of the embedded blocks accessible by the primary ports of the IC, the path delay fault testing of the IC is reduced to the path delay fault testing of the blocks that constitute it. The above cuts down the test effort as well as the test application time significantly. Furthermore, ICs with embedded IP blocks can be tested for path delay faults.

#### References

- Y. Zorian, "Test Requirements for Embedded Core-based Systems and IEEE P1500", Proc. of ITC-97, pp. 191 - 199.
- [2] S. Bhatia, T. Cheewala and P. Varma, "A Unifying Methodology for Intellectual Property and Custom Logic Testing", Proc. of ITC-96, pp. 639 - 648.
- [3] L. Whetsel, "An IEEE 1149.1 Based Test Access Architecture for ICs with Embedded Cores", Proc. ITC - 97, pp. 69 - 78.
- [4] N. A. Touba and B. Pouya, "Testing Embedde Cores Using Partial Isolation Rings", Proc. of 15<sup>th</sup> IEEE Int VLSI Test Symp., 1997, pp. 10 - 16.
- [5] R. Chandramouli and S. Pateras, "Testing systems on a Chip", IEEE Spectrum, Nov. 1996, pp. 42 - 47.
- [6] V. Immaneni and S. Raman, "Direct Access Test Scheme -Design of Block and Core Cells for Embedded ASICS", Proc. of ITC-90, pp. 488 - 492.
- [7] Z. Brazilai and B. Rosen, "Comparison of ac self testing procedures", Proc. of ITC-83, pp. 560-571.
- [8] K. D. Wagner, "The error latency of delay faults in combinational and sequential circuits", Proc. of ITC-85, pp. 334 - 341, Nov. 1985.
- [9] G. L. Smith, "Model for delay faults based upon paths", Proc. of ITC - 85, pp. 342 - 349.
- [10] W. K. Lam, et. al., "Delay fault coverage, test set size and performance trade-offs", IEEE Trans. On Computer Aided Design, vol. 14, no. 1, pp. 32 - 44, Jan. 1995.
- [11] G. M. Luong and D. M. H. Walker, "Test generation for global delay faults", Proc. of ITC-96, pp. 433 - 442.
- [12] S. Tani, et. al., "Efficient Path Selection for Delay Testing Based on Partial Path Evaluation", Proc. of 16<sup>th</sup> IEEE VLSI Test Symp., pp. 188 - 193, 1998.
- [13] T. Haniotakis, Y. Tsiatouhas and D. Nikolos, "C-Testable One-Dimensional ILAs with Respect to Path Delay Faults : Theory and Applications", Proc. of 1998 IEEE Int. Symp. on Defect and Fault Tolerance in VLSI Systems, 2 - 4 November, 1998, Austin, Texas, pp. 155 – 163.
- [14] S. Devadas and K. Keutzer, "Synthesis of robust delayfault-testable circuits : Practice", IEEE Trans. On Computer Aided Design, vol. 11, no. 3, pp. 277-300, Mar. 1992.