Formal Verification Method for Combinatorial Circuits at High Level Design

Junji Kitamichi, Hiroyuki Kageyama and Nobuo Funabiki

Division of Informatics and Mathematical Science
Graduate School of Engineering Science, Osaka University
Osaka, JAPAN

{ kitamiti, kageyama, funabiki }@ics.es.osaka-u.ac.jp

abstract In this paper, we propose a formal verification method for combinatorial circuits at high level design. The specification is described by both integer and Boolean variables for input and output variables, and the implementation is described by only Boolean variables. Our verification method judges the equivalence between the specification and the implementation by deciding the truth of Presburger sentence. We show experimental results on some benchmarks, such as 4bit ALU, multiplier, by our method.

1. Introduction

With the rapid increase of size and complexity in VLSI systems, the formal verification method has become essential for their correct designs. For this goal, we have proposed a formal verification method for high level circuits design, and developed a verification support system to evaluate our method by experiments[8].

In this paper, we propose a verification method for combinatorial circuits at high level design. The specification is described by both integer and Boolean variables for input and output variables. The implementation is described by only Boolean variables for input and output variables. Our verification method judges the equivalence between the specification and the implementation by deciding the truth of Presburger sentence, which consists of integers, variables and the operators belonging to \{ Ù, Ú, Ø, +, -, ÷, =, >, \forall, \exists \}. We describe the results of some verification experiments.

Our verification method may be similar to the method [5, 6] with BMDs (Binary Moment Diagrams). However, an integer variable is treated as one variable without decomposed into a set of Boolean variables in [5, 6]. Our verification method is more suitable for high level formal verification.

2. Proposed Verification Method for Combinatorial Circuits

In this session, we first describe the style of specification and implementation of combinatorial circuits. Then we propose the method to decide the equivalence between specification and implementation. We explain them by using an example 74382, a 4bit ALU (standard TTL).

2.1 Specification

In specification, 74382 has six inputs, $A, $B, $Cn, $S0, $S1, $S2, and has three outputs, $F, $Cn4spec, $OVR. $A and $B are integer inputs, $Cn is a carry-in, and $S0, $S1 and $S2 are function selecting inputs. $F, $Cn4spec and $OVR are an integer data output, a carry-out and an over-flow flag, respectively. For convenience, we use the prefix "$" as the integer variable, and use the suffix "spec" or "imp" as the variable used in specification or implementation, respectively. We show the 74382 specification in Figure 1.

Each function, such as and, or, addition, is selected by function selecting inputs [S0, S1, S2]. For example, if S0 = False, S1 = Truth and S2 = False, then the subtraction from $A to $B is performed.

2.2 Implementation

In implementation, 74382 has 12 Boolean inputs A0, ..., A3, B0, ..., B3, Cnimp, S0, S1, S2, and has seven Boolean
outputs F0, .., F4, Cn4imp and OVR. Inputs A0, .., A3, B0, .., B3 and Cnimp correspond to $A$, $B$ and $C$ respectively. Outputs F0, .., F4 and Cn4imp correspond to $F$ and $Cn4spec$ respectively. We get the implementation by the synthesis tool with some modifications. We show the 74382 implementation in Figure 2. For example, output F0 is specified by the logic function which consists of inputs [S0, S1, S2] and Boolean variables such as _TMP009. We use the prefix "_TMP" as an internal node.

\[
\begin{align*}
F0 &= CINimp \land \neg _\text{TMP}009 \land \neg _\text{TMP}011 \\
&\lor CINimp \land \neg _\text{TMP}009 \land \neg _\text{TMP}011 \\
&\lor _\text{TMP}038 \land \neg S0 \land \neg S1 \\
&\lor _\text{TMP}038 \land \neg S2 \land \neg S0 \\
&\lor _\text{TMP}038 \land \neg S2 \land \neg S1 \\
&\lor _\text{TMP}038 \land \neg CINimp \land \neg _\text{TMP}009 \land \neg _\text{TMP}011
\end{align*}
\]

Figure 2 Implementation of 74382

2.3 Definition of Equivalence between Specification and Implementation

We define the equivalence between the specification and the implementation. If the specification and the implementation have the same output value for any common input value, they become equivalent. But corresponding inputs or/and outputs may have different data types such as integer and Boolean. We introduce i-to-b and b-to-i functions (or relations), which translate integer data into Boolean data and Boolean into integer, respectively. We show these functions in Figure 3.

We show the outline of verification used these functions in Figure 4. For example, Figure 4 (a) verifies whether Boolean outputs in specification and implementation are equivalent, and that the results of i-to-b function for integer variables in specification and Boolean outputs in implementation are equivalent, for each common value of all inputs.

There are four deferent combinations on the data type (integer or Boolean) for inputs and outputs of specification and implementation to be verified. If one of them is verified, the implementation becomes equivalent to the specification.

(a) Function i-to-b from $A$ to [A0..A3]

\[
\begin{align*}
\text{if } A3 \land A2 \land A1 \land \neg A0 \\
\text{then } \&A = 0 \\
\text{else if } A3 \land A2 \land \neg A1 \land A0 \\
\text{then } \&A = 1 \\
\text{else if } A3 \land A2 \land A1 \land \neg A0 \\
\text{then } \&A = 14 \\
\text{else if } A3 \land A2 \land A1 \land A0 \\
\text{then } \&A = 15
\end{align*}
\]

(b) Function b-to-i from [A0..A3] to $A$

Figure 3 i-to-b and b-to-i Functions

Figure 4 Outline of Verification for 74382
The expression corresponding to each type of verification to be proved is given in (1):

\[
\forall \text{ All variable} \\
\begin{align*}
&\text{ (valid situations or not invalid situations)} \\
&\land \text{ Specification} \\
&\land \text{ Implementation} \\
&\land \text{ (if needed)} \\
&\land \text{ b-to-i functions for} \\
&\land \text{ Integer inputs or/and outputs} \\
&\land \text{ (if needed)} \\
&\land \text{ i-to-b functions for} \\
&\land \text{ Integer inputs or/and outputs} \\
&\text{ imply} \\
&\text{ for each outputs} \\
&\land \text{ if } \neg \text{ (don’t care situations) then} \\
&\text{ output in Specification} \\
&\text{ = output of Implementation} \\
\end{align*}
\]

For example, for input $SA$, $(0 \leq SA \leq 15)$ is a valid situation. We refer to “don’t care situations” in 4.

3. Verifier

We describe our verifier of deciding the truth of the sentences such as expression (1) in 2.

The Presburger sentence consists of integer variables, Boolean variables, operators "\( \land \), \( \lor \), \( \neg \) (not), (.), \(+, -, \lor \), \( \forall \), \( \exists \), \( = \), \(<\), and has no free variable. Cooper’s algorithm[4] can decide the truth of Presburger sentences. The notations, such as \text{imply, if then, if then else,} are defined as a sequence of primitive operators.

We have used two verifiers. One verifier has BDD-like data structure, by extended to hold the integer expressions[9]. We denote this verifier as Sys1. In the data structure in Sys1, terms (or numerical parts) are expressed in list and logical parts are expressed in BDDs[1]. The expression with integer variables is treated as one Boolean variable node. The value of this Boolean variable would be evaluated as truth or false when the numerical parts has no free integer variable (that is, the last integer variable is eliminated). We explain our proposed data structure with an example sentence and its corresponding data structure.

Figure 5 denotes a diagram which corresponds to a sentence \((2 < x_1 + x_2) \land (2 x_2 < 3) \land (-1 < x_1 - 2 x_2)\). The meshed area expresses the sentence (or logical part) by BDD. The BDD in this area is the same as BDD corresponding to \(a_1 \land a_2 \land a_3\), which is obtained such that each numerical part of the sentence is transformed into \(a_1, a_2\) and \(a_3\). The internal nodes of this data structure have three pointers to \text{then node, else node and numerical node} which points the numerical part. The numerical part holds the constant integer on the left side and the list of integer variables and integer constants on the right side. The term \((-1 < x_1 - 2 x_2\) is expressed as a node holding -1 on the left side and \(x_1 - 2 x_2\) on the right side.

The storage which should hold the constant value in BMD[6] is replaced with NULL in this data structure. The reason is that all lists of integer variables which are generated in the operation \(\forall\) or \(\exists\), (except for constant integers) are shared.

We implemented the library of each operation for the proposed data structure by existing the BXD library[7]. The BXD library includes the basic operations for BMD and BDD, but does not include the operations \(\forall\) and \(\exists\) for integers. We added the operations for \(\forall, \exists\) and the other operations which aren’t included in the BXD library.

The order of variables in the diagram decides the size of generated data structure. In our library, the variables order is fixed by the order in which the variables appear in the syntax analysis of input sentence.

Another verifier is able to decide the truth of subclass Presburger sentences given by the prenex normal form of only \(\forall\), without \(\exists\). They may include the expression(1) in 2, or a variety of sentences for circuit verifications[8][10]. We denote this verifier as Sys2. Sys2 decides the truth of the sentence \(\forall x_1 \forall x_2...\forall x_n F(x_1, x_2,...x_n).\) It adapts some techniques for fast operation and of memory saving, such as determination the order of \(\forall\) operations. But Sys2 does not share the common internal data unlike Sys1.

4. Experiments

4.1 Verification of 74382

We describe the verification result of 74382 in 2. We show the result in Table 1.

Sys2 needs the same 0.3 seconds for four types of
verification. Sys1 takes longer time for the verification of Boolean inputs and Boolean outputs. The reason is that the verification by Sys1 requires three b-to-i functions which result in three large complete binary sub-trees and that Sys1 takes much time and space to treat such data structure.

Then, we show the verification result of the equivalence between two different implementations imp1 and imp2 of 74382. The BDD data structures corresponding to imp1 and imp2 are constructed in Sys1, where only pointers to the top node corresponding BDD data structure are compared.

### 4.2 Verification of Multiplier

We describe the verification results of 4bit and 5bit multipliers. These circuits use a sign-magnitude format as input and output data. Integer "0" is expressed in two ways such as "FFFF" or "TFFF" in the case of 4bit. Thus when data output is "0", sign output does not need to be considered. We use don’t care situations expression (2):

\[
\text{if } \overline{0} \left( \$\text{DataOutput in Specification } = 0 \right) \text{ then } \\
\text{// or } \overline{0} \left( \$\text{InputA} = 0 \text{ or } \$\text{InputB} = 0 \right) */ \\
\text{SignFlag in Specification} \\
= \text{SignFlag of Implementation} \\
\text{:}
\]

(2)

### 4.3 Verification of Output nan-res in fp-add

We are challenging the verification of fp-add in HLSynth95, floating point adder. We regard as specification the relation from inputs to outputs, and as implementation the relation among inputs, outputs, internal terminals from VHDL description. All numerical terminals in specification and implementation such as exponent and mantissa are treated as integer.

Using our method in 2., the verification for only output nan-res can be performed. Sys1 can verify more quickly than Sys2.

<table>
<thead>
<tr>
<th></th>
<th># of Bool</th>
<th># of Int</th>
<th>Sys1</th>
<th>Sys2</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input</td>
<td>Output</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Int</td>
<td>Bool</td>
<td>56</td>
<td>4</td>
<td>1.6</td>
</tr>
<tr>
<td>Bool</td>
<td>Int</td>
<td>56</td>
<td>4</td>
<td>3.1</td>
</tr>
<tr>
<td>Int</td>
<td>Int</td>
<td>56</td>
<td>4</td>
<td>1.6</td>
</tr>
<tr>
<td>Bool</td>
<td>Bool</td>
<td>56</td>
<td>4</td>
<td>6.7</td>
</tr>
<tr>
<td>(Imp = Imp)</td>
<td>81</td>
<td>0</td>
<td>1.7</td>
<td>0.3</td>
</tr>
<tr>
<td>4mult Int</td>
<td>Bool</td>
<td>40</td>
<td>4</td>
<td>N/A</td>
</tr>
<tr>
<td>Int</td>
<td>40</td>
<td>4</td>
<td>N/A</td>
<td>724.5</td>
</tr>
<tr>
<td>(Imp = Imp)</td>
<td>71</td>
<td>0</td>
<td>0.7</td>
<td>7.6</td>
</tr>
<tr>
<td>5mult Int</td>
<td>Bool</td>
<td>60</td>
<td>4</td>
<td>N/A</td>
</tr>
<tr>
<td>(Imp = Imp)</td>
<td>109</td>
<td>0</td>
<td>12.8</td>
<td>6823.8</td>
</tr>
<tr>
<td>HLSynth95 FP_ADD</td>
<td>Output nan-res</td>
<td>45</td>
<td>39</td>
<td>207.4</td>
</tr>
</tbody>
</table>

Table 1 Results of verifications

### 5. Conclusions

We propose the formal verification method for high-level combinatorial circuits and show the result of verification experiments using our verifier. Sys1 is superior to Sys2 in the verification of nan-res, and there is more prospect in Sys1 for the high-level verification of combinatorial and sequential circuits. Now we have been improving Sys1 and will apply it to more large and high levels, including the sequential circuits verification.

### References