Multiway Netlist Partitioning onto FPGA-based Board Architectures

U. Ober, M. Glesner
Institute of Microelectronic Systems, Darmstadt University of Technology, Karlstr. 15, 64283 Darmstadt, Germany

Abstract

FPGAs are well accepted as an alternative to ASICs and for rapid prototyping purposes. Netlists of designs which are too large to be implemented on a single FPGA, have to be mapped onto a set of FPGAs, which could be organized on an FPGA board containing various FPGAs connected by interconnection networks. This paper presents an efficient approach to the problem of multiway partitioning of large FPGA netlists onto heterogeneous FPGA boards. To optimize the resulting partitioning with respect to the target architecture, our algorithm is able to consider the board architecture.

1. INTRODUCTION

Field programmable gate arrays (FPGAs) combine the flexibility of mask programmable gate arrays (MPGAs) and "time to market" advantages of programmable logic devices (PLDs). For this reason, they are often used for rapid prototyping purposes.

Upon specification, a design is transformed into a netlist for FPGA implementation. If the logic capacity of a single FPGA is insufficient for the entire design, its netlist has to be partitioned into smaller pieces. FPGA-based rapid prototyping boards have been developed to implement large designs. One example is the Quickturn emulation system containing several FPGA based boards. These are made up of Xilinx LCAs and routing devices. The system allows validation of the design and reprogrammability ensures a quick reimplementation of the corrected design in case of malfunction. Partitioning on a rapid prototyping board can be performed by hand, automatically, or interactively. Manual partitioning is work and time consuming, thus, with increasing design complexity, there is a growing need for automatic partitioning tools.

Partitioning can be performed before or after technology mapping. During technology mapping, logic gates are clustered to logic modules to be mapped onto an FPGA’s configurable logic blocks (CLBs). If partitioning is executed before technology mapping, the number of logic modules used for this design has to be estimated. This number depends on many variable factors, e.g. used technology mapper, optimization target, logic complexity of every subcircuit, thus, partitioning after technology mapping is more efficient.

Finding a circuit partitioning with a minimum number of interconnecting nets between the subsets is called mincut problem. The mincut partitioning problem with constraints concerning the size of subcircuits is proven to be NP-hard [1]. To alleviate the complexity problem, a number of mincut partitioning heuristics have been developed.

Group migration methods include the Kernighan Lin and the Fiduccia Mattheyses bipartitioning heuristics [2, 3]. These heuristics have been improved with cell replication by Kring and Newton [4]. Metrical allocation methods do not cut the circuit but cluster nodes together. The metrics used for this method usually use eigenvalues and eigenvectors of matrices obtained from the graph representing the netlist to be partitioned [5, 6, 7]. Other methods rely on simulated annealing, such as the one developed by Green and Supowit [8].

A mincut partitioning heuristic with cost minimization was developed by Kuznar, Brglez, and Kozminski [9, 10] realizing multiway partitioning by recursively executing a bipartitioning heuristic. This approach works under the condition that a heterogeneous board with various FPGA types will be assembled specifically for this application, whereby the costs of the devices should be minimized.

In our approach a rapid prototyping system with an FPGA based ASIC emulation board already exists. Thus, the number and types of FPGAs and the interconnection network are predefined. To partition the netlist so as to fit onto this board we consider all devices at once, unlike recursive bipartitioning which considers only one device in every iteration. The processed device will be considered no more at a later time in the partitioning process. If no interconnection network has to be taken to account, the recursive scheme yields good results. However, due to the local nature of its transformations, it insufficiently covers the search space. Thus, introducing additional constraints on the size and topology of the interconnecting network usually yields suboptimum results. By considering all devices during the complete partitioning process, we expand the search space sufficient to find a suitable partition matching the interconnection network of the board.

We propose different FPGA board configurations. They contain various FPGAs of the same device family...
and eventually a routing device. These boards are well suited for ASIC emulation purposes. Some examples for applications of these boards include rapid prototyping [11], parallel hardware and software development [12], algorithm acceleration [13], and programmable coprocessors [14]. Our algorithm allows the specification of different board architectures matching one of the basic models described in section 2 and is able to partition an FPGA netlist onto the specified board.

This paper is organized as follows: In section 2 the main board architectures are presented. A formalised problem definition is given in section 3. Section 4 describes the partitioning process and section 5 presents experimental results. A short summary concludes the paper.

2. BOARD-ARCHITECTURES

We consider two basic models of board architectures: pure FPGA architectures, boards containing a routing device in addition to the FPGAs. They can differ in the number and type of FPGAs and the interconnection network. These architectures were extracted for typical applications in the fields of ASIC emulation, rapid prototyping, etc.

A. Pure FPGA-Architecture

Pure FPGA architecture, as shown in figure 1, contain a certain number of FPGAs. The devices can be of different parttypes, but of the same device family. Adjacent devices are connected via local wires. Some or all devices can have external wires passing the board’s boundaries to connect the board to other hardware. In addition, there exists a bus to create multi-point connections or to supply connections between devices which are not directly linked via local wires. The interconnection network can differ in the number of local, outside, and bus connections. But the sum of all connections of an FPGA must not exceed the number of its IOBs. The number of buslines is also variable.

Due to the short distance local connections, boards with pure FPGA architecture are well suited for applications with strong timing constraints.

B. Board Architecture with Routing Device

Figure 2 shows a board architecture with the interconnect topology is created by a special routing device. All FPGAs are only connected with this device, because no interconnections between the FPGAs exist. The routing device also supplies all outside connections. A common routing device is the Aptix Field Programmable Interconnect Component. The interconnection network can differ in the number of outside and FPGA-routing device connections.

Typical applications for those boards are netlists with high complexity of interconnection structure.

3. PROBLEM DEFINITION

Given is an FPGA netlist \( N=(V,E) \), where \( V \) is a set of vertices and \( E \) a set of hyperedges, and a board \( B \in \{B_{FPGA}, B_{Rout}\} \). The set of the netlist’s vertices \( V=\langle X,Y \rangle \) is composed of a set \( X \) of internal nodes representing the logic modules to be mapped onto the CLBs and set \( Y \) of terminal nodes, which reflect the IO ports to be mapped onto the IOBs. The set of hyperedges is defined as \( E=\{(v_1,\ldots,v_n) \mid v_i \in V\} \).

A board B can contain only FPGAs \( B_{FPGA} \) or a routing device in addition \( B_{Rout} \). A board is described by its devices and the interconnection network. The devices of a pure FPGA board \( B_{FPGA}=\langle F_{FPGA}, W_{F} \rangle \) are only FPGAs \( F_{FPGA}=\langle C_{FPGA}, I_{FPGA} \rangle \) which are described by a set \( C_{FPGA} \) of CLBs and a set \( I_{FPGA} \) of IOBs. The upper bound of available CLBs and IOBs. The upper bound of available CLBs of FPGA \( f \) and \( U_{C}(f) \) and \( U_{I}(f) \) denote the upper bound of available CLBs and IOBs of FPGA \( f \). The upper bound of available CLBs and IOBs of FPGA \( f \) and \( U_{C}(f) \) and \( U_{I}(f) \) denote the upper bound of available CLBs and IOBs of FPGA \( f \).
bound of the available routing device pins is specified by
\[ U(R), v, e \in R. \]  
\( C(L_{jk}) \) denotes the number of local connections between the IOBs of \( e_{j} \) and those of \( e_{k} \) and \( C(S_{j}) \) specifies the number of IOBs of \( e_{j} \) which can be connected to the bus. \( C(G_{j}) \) indicates the number of outside connections of \( e_{j} \). The number of connections between the routing device \( R \) and \( e_{j} \) is declared by \( C(R_{j}) \). \( L_{jk}\subset C \) denotes the local connections between \( e_{j} \) and \( e_{k} \) and \( \cup_{jk} \) the interconnections between \( e_{j} \) and the routing device.

A mapping \( h_{n}: V \rightarrow \omega \) of the vertices \( V \) onto the devices \( D=(F, R) \) is defined as \( h_{n}(v) = d \), where \( d \) is the device \( v \) is mapped onto, and the mapping \( M_{n}: E \rightarrow \omega \) of the hyperedges \( E \) to the interconnection \( \mathcal{W} \) is \( M_{n}(e) = \{d \in D| e = (v_{j}, \ldots, v_{n}) \wedge \sum_{n=1}^{n} \text{map}(v_{n}, d) > 0\} \), where the boolean function map is \( \text{map}(v, d) = \begin{cases} 1 & \text{if } v \text{ is mapped onto } d \text{, } v \in V, d \in D. \\ 0 & \text{else} \end{cases} \)

The cut set \( \text{CUT}(d_{j}, d_{k}) \) between the devices \( d_{j} \) and \( d_{k} \in D \) is specified as \( \text{CUT}(d_{j}, d_{k}) = \{e \in E| e = (v_{j}, \ldots, v_{n}) \wedge \sum_{n=1}^{n} \text{map}(v_{n}, d_{j}) > 0 \wedge \sum_{n=1}^{n} \text{map}(v_{n}, d_{k}) > 0\} \).

A partitioning is a projection \( P:N \rightarrow \omega \) of the vertices \( V \) of the netlist \( N \) onto the devices \( F \) and \( R \) of the board meeting the following constraints:

- The number of internal nodes \( xx \) connected to the CLBs \( cc \) of an FPGA is within the interval from the lower LC(f) to the upper bound \( U(c) \) of CLB usage:
  \[ L_{c}(f) \leq \{xx \times |e| \times x|p| \} = U(c)(f), \forall e \in F \]

- The number of internal nodes \( yy \) connected to the IOBs \( ee \) does not exceed the upper bound of IOBs:
  \[ \{yy \times |e| \times x|p| \} \leq U(e)(f), \forall e \in F \]

- The number of internal nodes \( yy \) connected to the IO pins \( pp \) does not exceed the upper bound of pin usage of the routing device \( R \):
  \[ \{yy \times |e| \times x|p| \} \leq U(R) \]

- The size of the cut set \( |\text{CUT}(j, k)| \) between two devices \( d_{j} \) and \( d_{k} \) does not exceed the number of local connections \( L_{jk} \) between these devices or the allowed number of interconnections \( U(c) \) between the \( j \) and \( k \), if \( d_{k} = R \):
  \[ |\text{CUT}(j, k)| \leq \begin{cases} L_{jk} & \text{if } B_{\text{FPGA}}(d_{k}) \text{, if } B_{\text{FPGA}}(d_{k}) \text{, } d_{k} = R \end{cases} \]

- The maximum number of buslines \( S_{\text{max}} \) is not exceeded.

4. PARTITIONING

We will now look at the algorithms to partition a netlist onto a board. The netlist \( N=(V, E) \) of a complex application is given and we assume that technology mapping has already been applied. The circuit is too large to be mapped onto one single FPGA. Further a prototyping board \( B \in (B_{\text{FPGA}}, B_{\text{Routing}}) \) is available containing several FPGAs and possibly a routing device. The components are arranged in a predefined way with given wires \( \mathcal{W} \).

The problem is to partition the netlist that way, that every subcircuit can be mapped onto one of the board’s FPGAs and the connections between the subcircuits match the interconnection network on the board. The partitioning \( P:N \rightarrow \omega \) must comply to the following constraints:

- The FPGAs on the boards should be efficiently exploited to minimize the interconnecting nets and the delays they cause. A lower bound of logic block usage \( L(c) \) will ensure this.
- Every FPGA used and the routing device have to be routable. A usage of 100% of logic blocks and of routing pins, respectively, generally leads to unroutability. Therefore, an upper bound for logic block usage \( U(e) \) and one for routing pin usage \( U(p) \) are given.
- An FPGA board \( B \) has a specific interconnection network \( \mathcal{W} \). The nets in the cut sets of a partition \( \text{CUT}(j, k) \) have to be mappable onto this architecture. Not every efficient partition \( P \) can be mapped onto the board, because the board’s routing architecture \( W \) not necessarily contains all connections needed by the partition. That means that the interconnection network has to be considered during the partitioning process.

The algorithms of the system have to partition the netlist suitable for the given prototyping board architecture. The particular board architecture is read in from an architecture file. The partitioning process itself is a multiway partitioning heuristic using basic elements of the Fiduccia/ Mattheyses bipartitioning heuristic [3] improved by the cell replication by Kring and Newton [4].

A. The Basic Algorithm

First, the board architecture specification is read in from the architecture file to invoke the appropriate partitioning algorithm. An estimation is performed to check, whether the logic capacity of the board’s devices is sufficient to hold the entire netlist.

To yield an initial partition, the devices are considered successively. The actual device \( e_{j} \) is filled up with internal nodes until the upper bound of CLB usage \( U(c) \) is reached \( \sum_{e \in E} \text{map}(x, e_{j}) = U(c) \). The nodes to be moved are selected using the gain principle of the Fiduccia/ Mattheyses heuristic. The improvement of the solution considering the requirements of the different board architectures is described in the following subsections.

B. Pure FPGA Architecture

The cost of a hyperedge \( e \in E \) under a mapping \( \mathcal{M} \) is defined as \( \text{cost}(e, \mathcal{M}) = \begin{cases} |h(e)| & \text{if } |h(e)| > 1 \\ 0 & \text{else} \end{cases} \), and the cost of a \( \mathcal{M} \) is \( \text{cost}(\mathcal{M}) = \sum_{e \in E} \text{cost}(e, \mathcal{M}). \) The set \( \mathcal{M} = (v, f) \mid v \in V, f \in F \) is build. An improving action \( \Delta_{n} = (M_{jk}, R_{jk}, D_{jk}) \) can be:

- a move \( M_{jk}=(V, F) \rightarrow (V, F) \), where \( v \in V \) is moved from device \( e_{j} \) to \( e_{j} \), if \( v, e_{j} \in F \) or \( v, e_{j} \rightarrow (v, e_{j}) \), if \( v, e_{j} \) is not locked.
a replication \( R_1 : (V, F) \rightarrow (V, F) \times (V, F) \), where \( \forall v \in V \) is replicated from device \( f_i \) to \( f_j \) and \( \forall f \in F \), \( (v, f_i) \mapsto (v, f_j) \), if \( (v, f_j) \) is not locked,
• a dereplication \( D_2 : (V, F) \times (V, F) \rightarrow (V, F) \), where \( \forall v \in V \) is dereplicated from device \( f_i \) to \( f_j \), \( f_i, f_j \in F \), \( (v, f_i), (v, f_j) \mapsto (v, f_i) \).

After performing the action \( M_1 \) or \( D_2 \), the left pair \( (v, f_i) \) is locked, so vertex \( v \) cannot be moved back or replicated again to device \( f_i \). The gain of action \( A_1 \) is \( \text{gain}(v, f_i, f_j) = \text{cost}(M) - \text{cost}(M') \), where \( M \) denotes the part of \( e \) to the gain of the action \( A \). The gain of an action \( (v, f_i) \mapsto (v, f_j) \) is \( \text{gain}(v, f_i, f_j) = \sum_{e \in F} \text{gain}(e, v, f_i, f_j) \). The action with the highest gain \( \text{gain}(v, f_i, f_j) \) is executed.

If all pairs \( (v, f) \) are locked, the best configuration which occurred during the current iteration is stored and used as initial partition of the next improvement iteration. This configuration is checked, if it is suitable. In the case that it is not, it will be abandoned. Otherwise, it will be compared with the previous best suitable configuration. The best of both is stored as the new best configuration and the other one is abandoned.

The iteration stops, if no further improvement is obtained. To escape from local minima, the whole procedure is iterated five times which has proved to been a good compromise for the solution quality/run time trade-off.

C. Prototyping Boards with a Routing Device

To partition a netlist suitable for prototyping boards containing one routing device, the interconnection network need not to be considered since the routing device creates all interconnection of the FPGAs. However, the number of available IO pins of the routing device is limited. To keep the device routable, not all available IO pins can be used. The sum of all interconnections between the FPGAs and the routing device is bound by the upper bound of IO pin usage \( U(p) \) of the routing device. The number of interconnections to a single FPGA \( f_i \) is further bound by the number of IO pins \( U(i) \) of \( f_i \). So the number of allowed nets in the cut set \( \text{CUT}(j, R) \) is restricted to

\[
\text{CUT}(j, R) = \frac{U(i)}{U(i)} + U(p),
\]

where \( U(i) \) is the sum of all IOBs on the board.

No terminal nodes must be moved to a subcircuit to be mapped onto a FPGA and no internal node must be moved to the subcircuit being mapped onto the routing device. The only terminals being mapped onto the IOBs of the FPGAs are those terminals needed as IO ports for the interconnections between the FPGAs and the routing device. The original terminal nodes \( y \) remain in the rest, i.e. are mapped onto the routing device \( \sum_{x \in X} \text{map}(x, R) = |Y| \)

and all internal nodes \( x \) are distributed to the FPGAs

\[
\sum_{x \in X} \text{map}(x, R) = |X|.
\]

With the initial partition as the starting point we apply an improvement procedure on the subnetslists. We build every combination of two devices. For every pair of devices we perform the improvement strategy of the Fiduccia/Mattheyses heuristic, improved by cell replication according to Kring and Newton, considering the upper and lower bounds of CLB usage \( U(c) \) and \( U(c) \). If the overall solution has improved, this strategy is applied anew. As shown in algorithm 1, the whole procedure is iterated five times to prevent local minima.

```plaintext
1 procedure improve
2 variables
3 \( S_{old} \), \( S_{new} \) = array[1..n] of \( \text{CUT}(f, R) \), \( j = 1, \ldots, n \)
4 i, j = loop variables
5 begin
6 \( S_{new} \) = \( \text{Cut sets of initial partition} \)
7 for 5 times do
8 \( S_{old} = (\infty, \ldots, \infty) \);
9 while \( S_{old} > S_{new} \) do
10 \( S_{old} = S_{new} \)
11 for \( i = 1 \) to \( n-1 \) do
12 for \( j = i+1 \) to \( n \) do
13 \( S_{new} = \text{Improvement of CUT}(i, R), \text{CUT}(j, R) \)
14 by moving, replicating, and dereplicating
15 internal nodes between \( f_i, f_j \) according to
16 gain principle of Fiduccia/Mattheyses and
17 Kring/Newton heuristic>
18 end for
19 end for
20 end while
21 \( S_{new} = S_{old} \)
22 end for
23 end improve
```

Algorithm 1: Improvement Strategy for Boards with a Routing Device

5. RESULTS

We specified four board configurations composed of Xilinx LCAs of the XC3000 family. The first two boards contain the Aptix AX1024D routing device with 936 available IO-pins in addition. The number of CLBs and IOBs of the Xilinx XC3000 LCAs are summarized in table 1.

<table>
<thead>
<tr>
<th>LCA</th>
<th>#CLB</th>
<th>#IOB</th>
</tr>
</thead>
<tbody>
<tr>
<td>XC3020</td>
<td>64</td>
<td>64</td>
</tr>
<tr>
<td>XC3030</td>
<td>100</td>
<td>80</td>
</tr>
<tr>
<td>XC3042</td>
<td>144</td>
<td>96</td>
</tr>
<tr>
<td>XC3064</td>
<td>224</td>
<td>120</td>
</tr>
<tr>
<td>XC3090</td>
<td>320</td>
<td>144</td>
</tr>
</tbody>
</table>

Table 1: Xilinx LCAs of the XC3000 Family

We partitioned combinational and sequential circuits from the MCNC benchmark Partitioning93 set. The chosen benchmarks with their number of CLBs, IOBs and nets are listed in table 2.
<table>
<thead>
<tr>
<th>Benchmark</th>
<th>#CLB</th>
<th>#IOB</th>
<th>#Nets</th>
</tr>
</thead>
<tbody>
<tr>
<td>c3540</td>
<td>283</td>
<td>72</td>
<td>489</td>
</tr>
<tr>
<td>c5315</td>
<td>377</td>
<td>301</td>
<td>699</td>
</tr>
<tr>
<td>c6288</td>
<td>833</td>
<td>64</td>
<td>1472</td>
</tr>
<tr>
<td>c7552</td>
<td>489</td>
<td>313</td>
<td>921</td>
</tr>
<tr>
<td>s5378</td>
<td>381</td>
<td>86</td>
<td>628</td>
</tr>
<tr>
<td>s9234</td>
<td>454</td>
<td>43</td>
<td>716</td>
</tr>
<tr>
<td>s15850</td>
<td>842</td>
<td>102</td>
<td>1265</td>
</tr>
</tbody>
</table>

Table 2: Benchmark Circuits

Board 1 (results shown in table 3) contains four LCAs of different sizes. It has a logic capacity of 612 CLBs, thus, it is insufficient for the Benchmarks c6288, c7552, and s15850. Table 3 shows the CLB utilization of the used LCAs. The utilization is between 30 and 90% for single FPGAs and between 62 and 83% for all used board resources. The high utilization of the routing device IO-pins with the combinational circuit c5315 shows that this circuit has a very complex interconnection structure.

<table>
<thead>
<tr>
<th>Board 1</th>
<th>c3540</th>
<th>c5315</th>
<th>s5378</th>
<th>s9234</th>
</tr>
</thead>
<tbody>
<tr>
<td>XC3064</td>
<td>89%</td>
<td>65%</td>
<td>88%</td>
<td>82%</td>
</tr>
<tr>
<td>XC3042</td>
<td>57%</td>
<td>50%</td>
<td>69%</td>
<td>81%</td>
</tr>
<tr>
<td>XC3042</td>
<td>90%</td>
<td>87%</td>
<td>83%</td>
<td></td>
</tr>
<tr>
<td>XC3030</td>
<td>30%</td>
<td></td>
<td>65%</td>
<td></td>
</tr>
<tr>
<td>Logic Capacity</td>
<td>368</td>
<td>612</td>
<td>512</td>
<td>612</td>
</tr>
<tr>
<td>Used Board LCAs</td>
<td>77%</td>
<td>62%</td>
<td>83%</td>
<td>79%</td>
</tr>
<tr>
<td>AX1024D</td>
<td>21%</td>
<td>72%</td>
<td>37%</td>
<td>29%</td>
</tr>
</tbody>
</table>

Table 3: Utilization Rates of Board 1

The logic capacity of the second board, composed of six LCAs, is 1376 CLBs, as shown in table 4. The smaller circuits c3540, s5378, and s9234 have not been investigated for board 2, as these would fit onto one or two FPGAs. The resource utilization numbers are listed in table 4.

<table>
<thead>
<tr>
<th>Board 2</th>
<th>c5315</th>
<th>c6288</th>
<th>c7552</th>
<th>s15850</th>
</tr>
</thead>
<tbody>
<tr>
<td>XC3090</td>
<td>16%</td>
<td>80%</td>
<td>32%</td>
<td>36%</td>
</tr>
<tr>
<td>XC3090</td>
<td>72%</td>
<td>80%</td>
<td>34%</td>
<td>52%</td>
</tr>
<tr>
<td>XC3064</td>
<td>46%</td>
<td>80%</td>
<td>75%</td>
<td>47%</td>
</tr>
<tr>
<td>XC3064</td>
<td>63%</td>
<td>49%</td>
<td>90%</td>
<td></td>
</tr>
<tr>
<td>XC3042</td>
<td></td>
<td></td>
<td>90%</td>
<td></td>
</tr>
<tr>
<td>XC3042</td>
<td></td>
<td></td>
<td>88%</td>
<td></td>
</tr>
<tr>
<td>Logic Capacity</td>
<td>864</td>
<td>1088</td>
<td>1088</td>
<td>1376</td>
</tr>
<tr>
<td>Used Board LCAs</td>
<td>44%</td>
<td>77%</td>
<td>45%</td>
<td>61%</td>
</tr>
<tr>
<td>AX1024D</td>
<td>73%</td>
<td>42%</td>
<td>83%</td>
<td>81%</td>
</tr>
</tbody>
</table>

Table 4: Utilization Rates of Board 2

The CLB utilization of a single FPGA is between 16 and 90%. The circuits with complex interconnection network c5315 and c7552 yield low utilization (between 16 and 75%) and the utilization of used resources here is also low (44 and 45%). Complex interconnection structure needs a high number of IOBs. Thus, the usage of CLBs for circuits with complex interconnection structure cannot be as high as for those circuits with average interconnection complexity. The CLB utilization of the other circuits are between 36 and 90% of a single FPGA and between 61 and 77% of the used board resources.

Due to the strong constraints given by the predefined interconnection structure, the utilization rate of the used board LCAs for pure FPGA architecture is not as high as for those boards with a routing device. The average of CLB utilization of board 1 and 2 (66%) is about 20 percent higher than the utilization of pure FPGA board’s CLBs (45.5%).

Board 3 contains four XC3090 LCAs and board 4 six different LCAs of the XC3000 family. The interconnection network is given in upper triangular matrices, as shown in tables 5 and 6. The number of buslines is 64.

<table>
<thead>
<tr>
<th>Board 3</th>
<th>D0</th>
<th>D1</th>
<th>D2</th>
<th>D3</th>
<th>BUS</th>
<th>OUT</th>
</tr>
</thead>
<tbody>
<tr>
<td>XC3090=0</td>
<td>-</td>
<td>36</td>
<td>-</td>
<td>36</td>
<td>36</td>
<td>36</td>
</tr>
<tr>
<td>XC3090=1</td>
<td>-</td>
<td>-</td>
<td>36</td>
<td>36</td>
<td>36</td>
<td>36</td>
</tr>
<tr>
<td>XC3090=2</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>36</td>
<td>36</td>
<td>36</td>
</tr>
<tr>
<td>XC3090=3</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>36</td>
<td>36</td>
</tr>
<tr>
<td>XC3090=4</td>
<td>-</td>
<td>36</td>
<td>36</td>
<td>36</td>
<td>36</td>
<td>36</td>
</tr>
</tbody>
</table>

Table 5: Interconnection Structure of Board 3

The first four or six resp. columns denote the number of local connections between the FPGAs. The connections of the FPGAs to the bus and their outside connections are listed in the last two columns.

<table>
<thead>
<tr>
<th>Board 4</th>
<th>0</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>BUS</th>
<th>OUT</th>
</tr>
</thead>
<tbody>
<tr>
<td>XC3042=0</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>20</td>
<td>40</td>
<td>-</td>
<td>26</td>
<td></td>
</tr>
<tr>
<td>XC3064=1</td>
<td>-</td>
<td>20</td>
<td>-</td>
<td>40</td>
<td>-</td>
<td>35</td>
<td>15</td>
<td></td>
</tr>
<tr>
<td>XC3042=2</td>
<td>-</td>
<td>20</td>
<td>-</td>
<td>-</td>
<td>35</td>
<td>15</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>XC3042=3</td>
<td>-</td>
<td>15</td>
<td>-</td>
<td>-</td>
<td>40</td>
<td>21</td>
<td></td>
<td></td>
</tr>
<tr>
<td>XC3064=4</td>
<td>-</td>
<td>10</td>
<td>40</td>
<td>-</td>
<td>-</td>
<td>15</td>
<td></td>
<td></td>
</tr>
<tr>
<td>XC3042=5</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>40</td>
<td>26</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 6: Interconnection Structure of Board 4

Board 3 has a logic capacity of 1280 CLBs and the interconnection network is composed by equal distribution of all possible connections (local, bus, and outside). The outside connection capacity is 144 IOBs.

The partitioned benchmarks yield utilization rates of 4 to 90% for a single FPGA and 23 to 66% for all used board FPGAs, as listed in table 7. The large span of CLBs utilization for single LCAs shows that in four FPGA constellation normally the first FPGA can contain a high number of CLBs, but due to the interconnection constraints the further FPGAs get lower rates. The utilization rate of the interconnection network is between 50 and 62%.
Although board 4 contains more FPGAs than board 3, its logic capacity (1024 CLBs) is lower, as well as its number of outside connections (124 IOBs). The CLB utilization rate is 28 and 82% of used board LCAs. The distribution, as to see in table 8, shows a high CLB utilization rate for the large devices in the middle and low utilization of the smaller devices on the edges of the board. The utilization of the interconnection network between 57 and 69% is comparable with that of board 3.

6. CONCLUSION

We presented a partitioning algorithm which partitions a netlist suitable for the special requirements of a FPGA based rapid prototyping board. The board architectures we consider are derived for typical applications, like rapid prototyping, ASIC emulation, etc.

We partitioned seven benchmark circuits from the MCNC benchmark Partitioning93 set onto four board configurations. As shown in the experimental results, our algorithm is able to efficiently partition a netlist suitable for the specified board architecture whenever the logic and outside connection capacity of the board is sufficient and yield good utilization of the used FPGAs.

We are currently working on a critical path handling to address timing issues crucial for finding partitions that allow maximum system performance. In the future we want to propose a third board architecture that contains more than one routing device. Then, we will be able to implement on such a board designs with a interconnection structure too complex to be mapped onto the single routing device architecture as presented in section 2.B.

7. REFERENCES