Future Direction of Synthesizability and Interoperability of HDL’s

Moderators: Masaharu Imai, Toyohashi Univ. of Technology, Japan
Eugenio Villar, Univ. of Cantabria, Spain
Organizer: Masaharu Imai, Toyohashi Univ. of Technology, Japan

One of the key issues in EDA (Electronic Design Automation) technologies is the improvement of design productivity and quality of electronic systems including VLSI’s. There are several major HDL’s (Hardware Description Languages), including VHDL, Verilog-HDL, UDL/I and SFL, being used by many system and VLSI designers in order to achieve this goal. However, many of these designers have been more or less suffered from the incompatibility of these HDL’s and their processing systems. Synthesizable model standardization that covers various HDL’s is the key issue to the interoperability among these HDL’s. This session gives a tutorial on the synthesizability and interoperability among HDL’s, then we will discuss future direction of these issues.

Panel Members:
Raul Camposano - Synopsys, Inc., USA
Andrew Guylar - Mentor Graphics Corp., USA
Victor Berman - Cadence Design Systems, Inc., USA
Jeffrey Fox - Viewlogic Systems Inc., USA
Sunil D. Sherlekar - Indian Inst. of Technology, Bombay, India
Shigeaki Hakusui - Harmonix Corp., USA