FastPlace 2.0: An Efficient Analytical Placer for Mixed-Mode Designs *

Natarajan Viswanathan, Min Pan and Chris Chu
Department of Electrical and Computer Engineering
Iowa State University, Ames, IA 50011-3060, USA
email: {nataraj, panmin, cnchu}@iastate.edu

Abstract—In this paper, we present FastPlace 2.0—an extension to the efficient analytical standard-cell placer—FastPlace [15], to address the mixed-mode placement problem. The main contributions of our work are: (1) Extensions to the global placement framework of FastPlace to handle mixed-mode designs. (2) An efficient and optimal minimum perturbation macro legalization algorithm that is applied after global placement to resolve overlaps among the macros. (3) An efficient legalization scheme to legalize the standard cells among the placeable segments created after fixing the movable macros. On the ISPD 02 Mixed-Size placement benchmarks [3], our algorithm is 16.8X and 7.8X faster than state-of-the-art academic placers Capo 9.1 and Fengshui 5.0 respectively. Correspondingly, we are on average, 12% and 3% better in terms of wirelength over the respective placers.

I. INTRODUCTION

The explosive growth in the size of integrated circuits has imposed enormous challenges on placement algorithms. Placement tools have to produce good-quality results satisfying various design objectives, such as timing, congestion etc. Simultaneously, they have to be computationally efficient to deliver these solutions in a reasonable amount of runtime.

As the time to market for designs is constantly shrinking, there has been a steady increase in the re-use of pre-designed or generated macro blocks like IP cores, embedded memories, analog blocks etc. Designs today often contain a combination of a large number of macro blocks and millions of standard cells. This design style, known as mixed-mode design or mixed-size design complicates the placement step and imposes a lot of difficulty on placement tools due to the varied sizes of the placeable components.

Traditionally, the mixed-mode placement problem was divided into two stages namely, floorplanning or block/module placement and cell placement. Large macro blocks were handled during the floorplanning stage followed by cell placement wherein the macro blocks were treated as fixed. Current designs can have thousands of large and medium sized macros along with millions of standard cells. As a result, traditional floorplanning techniques cannot scale to this problem both in terms of runtime as well as solution quality. With an ever-increasing trend toward mixed-mode design, it is necessary to have efficient techniques that can simultaneously handle this combination of placeable objects.

Over the last few years, the mixed-mode placement problem has generated a lot of interest. Placement algorithms handling this problem employ various approaches including partitioning [2, 4, 11], clustering and simulated annealing [7] and analytical placement [6, 8, 10, 16–19]. Analytical placement techniques based on the force-directed method are promising for handling the mixed-mode placement problem. This is because force-directed methods can seamlessly handle the varied sizes of placeable objects without employing additional techniques like partitioning or clustering [8, 18]. Secondly, they can be very efficient and scalable to handle large-scale placement problems [15].

In this paper we present FastPlace 2.0, an efficient analytical placer for mixed-mode designs. The main contributions of our work are:

- Extensions to the Cell Shifting technique of FastPlace [15] to handle mixed-mode designs.
- An efficient macro legalization algorithm that perturbs the macros by the minimum possible distance to resolve overlaps created during global placement. The macro legalization problem is solved by a floorplanning approach that uses the sequence pair to represent the relative positions of the macros. We prove that for a given sequence pair our algorithm is optimal. We then use simulated annealing to generate a good sequence pair and a non-overlapping placement of the macros with minimum perturbation from their global placement positions.
- An efficient legalization scheme that legalizes the standard cells among the placeable segments created after fixing the movable macros.

The rest of this paper is organized as follows: Section II gives an overview of FastPlace for standard-cell placement. Section III outlines the mixed-mode placement flow and describes the extensions to the global placement framework for handling mixed-mode designs. Section IV describes the legalization scheme for macros and standard cells. Section V describes the detailed placement technique. Experimental results are provided in Section VI followed by the conclusions in Section VII.

II. FASTPLACE: STANDARD-CELL PLACEMENT

In this section, we give an overview of the FastPlace analytical standard-cell placer described in [15]. FastPlace utilizes a quadratic wirelength objective function and is based on three
key features: Cell Shifting, Iterative Local Refinement and a Hybrid Net Model.

The Cell Shifting technique is used to remove cell overlap and spread the cells over the core region. This technique roughly maintains the relative order of the cells as obtained by solving the quadratic program. During Cell Shifting the core region is binned and the utilization of each bin is computed. The cells are then spread depending on the utilization of their respective bins. The basic intuition behind Cell Shifting is to even out the utilization of adjacent bins. This is done by constructing an unequal bin structure from the regular bin structure. Cells are then mapped from the regular bin structure to the unequal bin structure. After each iteration of Cell Shifting, additional forces are added to the cells by way of pseudo nets connected to pseudo pins on the placement boundary. This prevents the cells from collapsing back to their previous positions during the next quadratic programming step.

The Iterative Local Refinement technique is used to reduce the wirelength of the placement based on the half-perimeter wirelength measure. This technique uses a greedy heuristic to move the cells based on a weighted score of the linear wirelength and the placement utilization.

FastPlace uses the pre-conditioned conjugate gradient method to minimize the quadratic objective function. The runtime of the solver is directly proportional to the number of non-zero entries in the connectivity matrix. To improve the speed of the solver, the algorithm uses a Hybrid Net Model to transform the circuit netlist for quadratic placement. [15] showed that the model results in a 2.95X reduction in the number of non-zero entries in the connectivity matrix and a 1.5X speed-up in the solver as compared to the clique model on the ISPD04 IBM Standard Cell Benchmarks [14].

For standard-cell placement, FastPlace achieves comparable placement solutions to other state-of-the-art academic placers, but in a significantly lesser runtime. We now build on this ultra-fast placement tool to handle mixed-mode designs.

III. MIXED-MODE PLACEMENT

Our mixed-mode placement flow is summarized in Figure 1. For the global placement stage, we employ the same top-level flow as [15]. During legalization, we first remove the overlaps among the macros and assign them to legal positions in the core region. Once legalized, the macro positions are fixed and they behave as placement blockages for all subsequent steps. These placement blockages fragment the rows in the core region into placeable segments. In the next step of legalization we move the standard cells among the placeable segments to satisfy their respective capacities. Finally, we legalize the standard cells within the segments. Following legalization we perform detailed placement on the standard cells to further reduce the wirelength of the placement.

A. Cell Shifting for Mixed-Mode Placement

As described in Section II, during Cell Shifting, the cells are spread over the core region by attempting to even out the utilization of adjacent bins in the regular bin structure. For standard-cell placement, the width of the bins in the regular bin structure is greater than the average cell width. Hence, the movement of any cell has an influence on the utilization of only the adjacent bins. On the other hand, for mixed-mode placement, the movement of a macro will influence the utilization of all the bins spanned by the macro. Therefore, to move a macro during Cell Shifting we need to consider a larger region that is proportional to the size of the macro.

Shifting of the macros follows the same two-step process as the standard cells. We first construct an unequal bin structure from the regular bin structure. The macros are then linearly mapped from the regular bin structure to the unequal bin structure. The only difference between Cell Shifting for the macros and the cells is the construction of the unequal bin structure. Since Cell Shifting is independent and similar in the vertical and horizontal directions, we describe the technique for the horizontal direction. Figure 2 illustrates the construction of the unequal bin structure for horizontal shifting. From Figure 2(a), for the regular bin structure, let,

- \( N \): Total number of bins spanned by the macro.
- \( x_{\text{span}} \): Total number of columns spanned by the macro.
- \( OBL \): \( x \)-coordinate of the left boundary of the leftmost bins spanned by the macro.
- \( OBR \): \( x \)-coordinate of the right boundary of the rightmost bins spanned by the macro.
- \( UC \): Sum of the utilizations of the \( N \) bins spanned by the macro (shaded region with lines to the right bottom).
- \( UL \): Sum of the utilizations of \( N \) bins to the left of the macro (shaded region with lines to the left bottom).
- \( UR \): Sum of the utilizations of \( N \) bins to the right of the macro (shaded region with lines to the left bottom).

![Algorithm Mixed-Mode Placement](image)

**Algorithm Mixed-Mode Placement**

**Stage 1: Global Placement**

Step 1: Coarse Global Placement

Repeat

1. Solve the quadratic program
2. Perform Cell Shifting on standard cells and macro blocks and Add Spreading Forces

Until the placement is roughly even

Step 2: Wirelength Improved Global Placement

Repeat

1. Solve the quadratic program
2. Perform Iterative Local Refinement on standard cells and macro blocks
3. Perform Cell Shifting on standard cells and macro blocks and Add Spreading Forces

Until the placement is very even

**Stage 2: Legalization**

1. Legalize Macro Blocks
2. Fix Macros and move standard cells among placeable segments to satisfy segment capacity
3. Legalize standard cells within segments

**Stage 3: Detailed Placement**

Fig. 1. The Mixed-Mode placement flow.
We divide our legalization stage into two steps. First, we ignore all the standard cells and resolve overlaps among the macros and assign them to legal positions. In the next step, we fix the macros and legalize the standard cells. These steps are described in more detail below.

A. Macro Block Legalization

During legalization, we want to maintain the macro positions in the global placement solution as much as possible. If we denote the original position of a macro, determined by global placement, as its target position, then, the macro block legalization problem is to minimize the total perturbation of all the macros from their target positions such that there are no overlaps among them.

This problem is solved by using a fixed-outline floorplanning approach. We use the sequence pair [12] to represent the floorplan and enforce the non-overlapping constraints among the macros. We can also easily incorporate other floorplanning representations in our approach. We formally describe the problem of finding a minimum perturbation placement for a given sequence pair below.

<table>
<thead>
<tr>
<th>Minimum Perturbation Floorplan Realization (MPFR) Problem:</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Given:</strong></td>
</tr>
<tr>
<td><strong>Determine:</strong></td>
</tr>
</tbody>
</table>

In the following sub-sections we first describe the Iterative Clustering Algorithm that is used to solve the MPFR problem. We then describe the top-level flow for macro legalization using simulated annealing. Since the horizontal and vertical non-overlapping constraints can be handled independently, we only discuss the horizontal problem.

A.1 Iterative Clustering Algorithm

The basic idea of the Iterative Clustering Algorithm is that if we know which macros abut with each other to form a cluster in the optimal solution, then the position of the cluster is easy to find. To determine which macros should be grouped in the same cluster, we always shift all clusters to their optimal positions. In doing so if there are any overlaps among some clusters, then we know that these clusters should be merged to form larger clusters. In Figure 3 we give the pseudo-code of the Iterative Clustering Algorithm.

From Figure 3, in step 1, immediate neighbours of macros are those that can potentially abut. They are associated with the non-transitive edges in the constraint graph. The immediate neighbours of all macros can be found in \( O(n^2) \) time. In steps 3-4, the macros are placed one at a time from left to right (i.e., according to the sequence \( p \)). Then the clustering is updated according to steps 5-11. The condition in step 5 and the closest cluster in step 6 can be determined by considering the constraints of the immediate left neighbours of modules in \( C \).

The shifting in step 8 is easy according to the following lemma.
Iterative Clustering Algorithm:
1. Find the immediate left and right neighbours of all macros
2. for \( i = 1 \) to \( n \)
3. Place macro \( p_i \) in its target position
4. Let \( C \) be a new cluster consisting of \( p_i \)
5. while \( C \) overlaps with other clusters do
6. Merge \( C \) with the closest cluster on its left
7. Let \( C \) be the new cluster formed
8. Shift \( C \) to its optimal position
9. if macro \( m \) in \( C \) is at its target position do
10. Detach \( m \) from \( C \) if necessary
11. endwhile
12. endfor

Fig. 3. Iterative Clustering Algorithm.

Lemma 1 For a cluster \( C \), its position is optimal if the number of macros perturbed to the left from their target positions is equal to the number perturbed to the right.

Note that since we add macros from left to right, macros will always be added to the right of a stationary cluster. So the clusters will always shift left. Therefore, it is very easy to find the correct shift amount of the newly formed clusters. In step 9, after shifting a cluster \( C \), a macro \( m \in C \) may potentially reach its target position. If \( m \) does not have any other macros in the same cluster to its right then it should be detached from the cluster. If not, \( m \) will move with the cluster during subsequent steps and hence its position will not be optimal in the final solution. The condition to detach \( m \) can be checked by looking at its immediate right neighbours.

Although the while loop in steps 5-11 looks complicated, we can show with careful implementation and analysis that the runtime complexity of the Iterative Clustering Algorithm is \( O(n^2) \). We show in Section VI that its runtime is insignificant in practice.

A.2 Macro Legalization by Simulated Annealing

The aim of the macro legalization algorithm is to obtain a sequence pair such that the corresponding placement obtained from the Iterative Clustering Algorithm will resolve overlaps among the macros with minimum perturbation from the global placement solution. Another factor to be considered during placement is that the macros have to be placed in legal positions within the core region. Hence, the cost function is defined as a weighted sum of the total perturbation along with a penalty for being out of bound. We use simulated annealing to search for a sequence pair with low cost.

If \((p,q)\) represents the sequence pair. Then, the initial sequence for \(p/q\) is generated by sorting the macros in ascending order according to the Manhattan distance from the upper left / lower left corner to their target positions. This sequence pair closely corresponds to the original placement and is usually quite good. Hence, a low-temperature annealing is sufficient to generate a good result. Besides, we restrict each annealing move to randomly exchange two adjacent macros in one of the two sequences so as to not disturb the current solution significantly.

In Figures 4 and 5 we plot the placement of the macros before and after legalization for the circuit ibm01. From the two figures, we can see that the macros have moved by a very small amount from the global placement solution.

![Fig. 4. Circuit ibm01 before legalization of movable macros.](image1)

![Fig. 5. Circuit ibm01 after legalization of movable macros.](image2)

B. Standard Cell Legalization

Once the overlaps among the movable macros have been resolved, we fix their positions for all subsequent steps and treat them as placement blockages. We then divide each row in the core region into placeable segments based on the overlap of the blockages with the row. A placeable segment is defined as the maximal part of a row that is not covered by a placement blockage. We then move the standard cells among the placeable segments to satisfy their respective capacities. Finally, we legalize the standard cells within the segments.

To move the cells among the placeable segments, we use a greedy heuristic similar to the Iterative Local Refinement technique of [15]. For every cell present in a segment, we compute 8 scores based on moving the cell to its nearest 8 neighboring segments. For calculating the score, we assume that a cell is moving from its current position in a source segment to the nearest possible position in the target segment. Each score is
VI. EXPERIMENTAL RESULTS

Our algorithm was tested on the ISPD02 IBM-MS Mixed-size Placement Benchmarks [3–5]. These designs are relatively large and contain many macro blocks and standard cells. All macro blocks are assumed to be hard blocks with fixed aspect ratios. Each design contains around 20% of whitespace. The circuit characteristics listed in Table I include the number of cells, macros, pads, nets, and the area occupied by the cells and macro blocks as a percentage of the total placement area.

Table II gives the break-up of the runtime of FastPlace 2.0 for the 18 benchmark circuits. From Column 3, it can be seen that on average, the macro block legalization algorithm takes only 1.9% of the total runtime over the 18 benchmark circuits. This demonstrates that the runtime of the algorithm is negligible compared to the other parts of the flow and it is highly efficient in resolving the overlaps among the macros.

In Table III, we compare FastPlace 2.0 with various academic placers. Results for the capo-parquet-capo flow [4], mPG-MS [7], Fengshui 2.4 [11], and BonnPlace [6] are as reported in the respective publications. We do not report runtimes for these placers as they were run on different machines. For runtime comparison we run Capo 9.1 and Fengshui 5.0, which are updated versions of the tools published in [2] and [11] respectively. Both placers are run in their default mode. All experiments are run on an Intel Xeon, 3.06GHz CPU.

From Table III, we are on average, 12% and 3% better in terms of wirelength over Capo 9.1 and Fengshui 5.0 respectively. Correspondingly, we are 16.8X and 7.8X faster. We are on average 2% more in terms of wirelength as compared to BonnPlace. But accounting for the differences in the processors based on data obtained from [1], we are approximately 20X faster.
VII. CONCLUSION AND FUTURE WORK

In this paper we extend the efficient analytical placement tool FastPlace to handle mixed-mode designs. The current implementation handles the wirelength minimization problem. It produces better results than state-of-the-art academic placers in a significantly lesser runtime.

Routability and timing are key concerns for industrial designs. Future extensions to our work would be in considering the problem of timing driven placement and routability driven placement. Also, the current implementation does not handle rotation and mirroring for the macro blocks. We will be working on handling these constraints for mixed mode placement in the future.

REFERENCES


<table>
<thead>
<tr>
<th>Kct</th>
<th>Our</th>
<th>Cmpo-1</th>
<th>Cmpo-2</th>
<th>FS0.5</th>
<th>FS1.0</th>
<th>FS2.0</th>
<th>FS3.0</th>
<th>FS4.0</th>
<th>FS5.0</th>
<th>FS6.0</th>
<th>FS7.0</th>
<th>FS8.0</th>
<th>FS9.0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ibm01</td>
<td>1.62</td>
<td>1.23</td>
<td>0.98</td>
<td>1.05</td>
<td>1.01</td>
<td>0.92</td>
<td>10</td>
<td>219</td>
<td>20.90</td>
<td>142</td>
<td>13.55</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm02</td>
<td>1.70</td>
<td>1.51</td>
<td>1.09</td>
<td>1.06</td>
<td>1.08</td>
<td>1.00</td>
<td>34</td>
<td>457</td>
<td>13.50</td>
<td>245</td>
<td>7.24</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm03</td>
<td>1.53</td>
<td>1.03</td>
<td>1.20</td>
<td>1.16</td>
<td>1.05</td>
<td>1.01</td>
<td>27</td>
<td>735</td>
<td>26.87</td>
<td>284</td>
<td>10.38</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm04</td>
<td>1.29</td>
<td>0.98</td>
<td>1.11</td>
<td>1.05</td>
<td>1.01</td>
<td>1.01</td>
<td>38</td>
<td>771</td>
<td>20.11</td>
<td>323</td>
<td>8.43</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm05</td>
<td>1.06</td>
<td>0.99</td>
<td>1.00</td>
<td>0.96</td>
<td>0.98</td>
<td>0.98</td>
<td>34</td>
<td>684</td>
<td>20.10</td>
<td>372</td>
<td>10.93</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm06</td>
<td>1.13</td>
<td>1.25</td>
<td>1.14</td>
<td>1.09</td>
<td>1.09</td>
<td>1.09</td>
<td>37</td>
<td>809</td>
<td>21.39</td>
<td>437</td>
<td>11.66</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm07</td>
<td>1.01</td>
<td>1.17</td>
<td>1.00</td>
<td>1.07</td>
<td>1.05</td>
<td>0.95</td>
<td>105</td>
<td>1236</td>
<td>11.75</td>
<td>586</td>
<td>5.57</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm08</td>
<td>1.10</td>
<td>1.13</td>
<td>1.04</td>
<td>1.02</td>
<td>1.02</td>
<td>1.00</td>
<td>121</td>
<td>1322</td>
<td>10.91</td>
<td>647</td>
<td>5.34</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm09</td>
<td>1.35</td>
<td>1.32</td>
<td>1.11</td>
<td>1.06</td>
<td>1.00</td>
<td>0.96</td>
<td>94</td>
<td>1375</td>
<td>14.69</td>
<td>660</td>
<td>7.05</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm10</td>
<td>1.18</td>
<td>1.18</td>
<td>1.11</td>
<td>1.04</td>
<td>1.04</td>
<td>1.00</td>
<td>162</td>
<td>2666</td>
<td>16.48</td>
<td>1085</td>
<td>6.71</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm11</td>
<td>1.08</td>
<td>0.97</td>
<td>0.97</td>
<td>0.94</td>
<td>0.94</td>
<td>1.00</td>
<td>132</td>
<td>2172</td>
<td>16.47</td>
<td>891</td>
<td>6.76</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm12</td>
<td>1.04</td>
<td>0.93</td>
<td>1.06</td>
<td>0.93</td>
<td>1.00</td>
<td>0.93</td>
<td>189</td>
<td>3413</td>
<td>18.03</td>
<td>1011</td>
<td>5.34</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm13</td>
<td>1.16</td>
<td>0.98</td>
<td>0.98</td>
<td>0.96</td>
<td>0.96</td>
<td>0.96</td>
<td>170</td>
<td>4288</td>
<td>25.24</td>
<td>1189</td>
<td>7.00</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm14</td>
<td>1.02</td>
<td>1.07</td>
<td>1.03</td>
<td>1.00</td>
<td>1.00</td>
<td>1.00</td>
<td>316</td>
<td>5091</td>
<td>16.11</td>
<td>2553</td>
<td>8.08</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm15</td>
<td>0.99</td>
<td>0.97</td>
<td>0.97</td>
<td>0.94</td>
<td>0.94</td>
<td>1.00</td>
<td>415</td>
<td>6399</td>
<td>15.42</td>
<td>3171</td>
<td>7.64</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm16</td>
<td>1.05</td>
<td>1.03</td>
<td>1.03</td>
<td>0.99</td>
<td>0.99</td>
<td>0.99</td>
<td>417</td>
<td>7211</td>
<td>17.28</td>
<td>3626</td>
<td>8.69</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm17</td>
<td>1.01</td>
<td>0.98</td>
<td>0.98</td>
<td>1.01</td>
<td>1.01</td>
<td>1.00</td>
<td>624</td>
<td>6782</td>
<td>10.87</td>
<td>3935</td>
<td>6.31</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ibm18</td>
<td>1.09</td>
<td>1.05</td>
<td>1.03</td>
<td>0.98</td>
<td>0.98</td>
<td>1.00</td>
<td>769</td>
<td>5163</td>
<td>6.71</td>
<td>3471</td>
<td>4.51</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Average</td>
<td>1.52</td>
<td>1.50</td>
<td>1.03</td>
<td>1.12</td>
<td>1.03</td>
<td>0.98</td>
<td>16.84</td>
<td>16.84</td>
<td>7.84</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>